A method of manufacturing a semiconductor device includes forming a first trench in a capacitor device region of a semiconductor substrate, forming a capacitor insulation film over a sidewall surface of the first trench, forming a semiconductor film to cover the first trench, a resistor device region of the semiconductor substrate and a logic device region of the semiconductor substrate, introducing a first impurity element into the semiconductor film formed over the first trench, patterning the semiconductor film to form a top electrode in the capacitor device region, a resistor in the resistor device region and a gate electrode in the logic device region, annealing the semiconductor substrate, and introducing a second impurity element in the resistor.
|
15. A method of manufacturing a semiconductor device, comprising:
forming a first trench in a capacitor device region of a semiconductor substrate;
forming a capacitor insulation film over a sidewall surface of said first trench;
depositing a semiconductor film over said first trench, a resistor device region of said semiconductor substrate and a logic device region of said semiconductor substrate;
introducing a first impurity element into said semiconductor film;
annealing said semiconductor substrate;
patterning said semiconductor film to form a top electrode in said capacitor device region, a resistor in said resistor device region and a gate electrode in said logic device region; and
introducing a second impurity element in said resistor.
1. A method of manufacturing a semiconductor device, comprising:
forming a first trench in a capacitor device region of a semiconductor substrate;
forming a capacitor insulation film over a sidewall surface of said first trench;
forming a semiconductor film to cover said first trench, a resistor device region of said semiconductor substrate and a logic device region of said semiconductor substrate;
introducing a first impurity element into said semiconductor film formed over said first trench;
patterning said semiconductor film to form a top electrode in said capacitor device region, a resistor in said resistor device region and a gate electrode in said logic device region;
annealing said semiconductor substrate; and
introducing a second impurity element in said resistor.
2. The method as claimed in
3. The method as claimed in
4. The method as claimed in
5. The method as claimed in
6. The method as claimed in
7. The method as claimed in
depositing an insulation film in said first trench and in said second trench; removing said insulation film in said first trench in said capacitor device region; and thermally oxidizing said silicon substrate.
8. The method as claimed in
9. The method as claimed in
10. The method as claimed in
11. The method as claimed in
12. The method as claimed in
introducing a third impurity element into said semiconductor substrate in said logic device region while using said gate electrode as a mask.
13. The method as claimed in
|
The present application is based on Japanese priority application No. 2007-265838 filed on Oct. 11, 2007, the entire contents of which are hereby incorporated by reference.
The present invention generally relates to semiconductor devices and more particularly to the fabrication process of a semiconductor device in which a capacitor and a resistor are integrated.
Conventionally, semiconductor devices are used in which semiconductor device elements such as transistors are integrated on a semiconductor substrate together with capacitors and resistors. With such semiconductor devices, the capacitors are formed by utilizing trenches formed in the semiconductor substrate, while the resistors are formed as a polysilicon pattern on the semiconductor substrate.
With the capacitor of the type thus formed by using the trench formed at the surface of the semiconductor substrate, an oxide film is formed on the trench surface as a capacitor insulation film, and a polysilicon pattern is formed as a top electrode such that the polysilicon pattern fills the trench via the oxide film. With the capacitor of such a construction, there is a need for providing high conductivity to the polysilicon pattern filling the trench by doping with an impurity element to high concentration level up to the part filling the trench bottom.
In an aspect, a method of manufacturing a semiconductor device has forming a first trench in a capacitor device region of a semiconductor substrate, forming a capacitor insulation film over a sidewall surface of the first trench, forming a semiconductor film over the first trench, a resistor device region of the semiconductor substrate and a logic device region of the semiconductor substrate, introducing a first impurity element into the semiconductor film over the first trench, patterning the semiconductor film to form a top electrode in the capacitor device region, a resistor in the resistor device region and a gate electrode in the logic device region, annealing the semiconductor substrate, and then introducing a second impurity element in said resistor.
Referring to
Further, in the step of
Further, in the step of
With such a formation process of the capacitor, it is advantageous to form the insulation film 12 by the same insulation film that constitutes the gate insulation film of the semiconductor element (p-channel metal-oxide semiconductor (MOS) transistor or n-channel MOS transistor) formed on the device region (not shown), which is defined on the same semiconductor substrate 11 by the device isolation region 11I, for the purpose of reducing the number of process steps. Further, for the purpose of reducing the number of process steps, it is also advantageous to form the polysilicon top electrode 13 by the same polysilicon layer constituting the gate electrode of the transistor.
Meanwhile, with the highly miniaturized semiconductor devices in current use, it is practiced in the art, for purposes of facilitating threshold control, that the gate electrode of a p-channel MOS transistor formed on a semiconductor substrate is formed of a p-type polysilicon electrode and the gate electrode of an n-channel MOS transistor formed on the same semiconductor substrate is formed of an n-type polysilicon electrode. Thus, in the step of
Thus, in the state of
Conventionally, it has been shown, with the capacitors of such a construction, that a capacitance of 1.5 fF is attained in the case of a device generation of a 0.25 μm design rule, where the trench 11B has a width of 0.25 μm.
With the semiconductor devices of the generation of further miniaturization, and thus of a more strict design rule, on the other hand, there is a need of increasing the depth of the trench 11B to compensate for a decrease of capacitance caused by miniaturization of the capacitors. Thus, there is a need of increasing the depth of the trench 11B to about 0.3 μm, for example, with the generation that uses the design rule of 0.1 μm, in which the width of the trench 11B is 0.1 μm.
On the other hand, the inventor of the present invention has discovered, in the investigations that constitute the foundation of the present invention, that there arises a situation that even a boron (B) dopant, which is known to have a relatively large diffusion coefficient, cannot reach the part of the polysilicon film filling the trench 11B substantially, and as a result, there arises depletion in the part of the polysilicon film 13 encircled in
Thus, in order to solve the problem of depletion of the polysilicon film 13 filling the trenches 11B in the capacitor formed in such trenches 11B, the inventor of the present invention has conducted experiments, in the investigations that constitute the foundation of the present invention, by annealing the structure of
In the experiments, there is formed a trench in a silicon substrate 11 with an n+ type well with an edge length of 0.1 μm and a depth of 0.3 μm, and an SiO2 film was formed on the surface thereof as the a insulation film 12 with a film thickness of about 4 nm. Further, an undoped polysilicon film was deposited thereon as the polysilicon film 13 as shown in
The structure thus obtained was then annealed under the following various conditions:
in Experiment A, no annealing was made (Comparative Reference);
in Experiment B, annealing was conducted for 3 seconds at 1000° C. in a nitrogen gas ambient;
in Experiment C, annealing was conducted for 0 seconds (only temperature rising and lowering were made, zero holding time) at 1050° C. in a nitrogen gas ambient;
in Experiment D, annealing was conducted for 3 seconds at 1025° C. in a nitrogen gas ambient;
in Experiment E, annealing was conducted for 3 seconds at 1025° C. in a nitrogen gas ambient;
in Experiment F, annealing was conducted for 10 seconds at 1000° C. in a nitrogen gas ambient; and
in Experiment G, annealing was conducted for 3 seconds at 1050° C. in a nitrogen gas ambient.
Referring to
Thus, it has been confirmed that the problem of depletion can be resolved successfully even in the capacitors formed in the trenches with large aspect ratios as shown in
On the other hand, the inventor of the present invention has discovered that, in the case where resistor patterns are formed over the silicon substrate 11 by the polysilicon film 13, a variation of resistance value is induced for these resistor patterns when such thermal annealing process is conducted. The discovery of this problem leads to the concern that normal operation may not be attained with such semiconductor devices.
In the experiments shown in
Referring to
For example, it can be seen that the resistance value of about 4.6 kΩ obtained for the Comparative Reference has increased to 6.7 kΩ with the specimen of the experiment G as a result of the thermal annealing process. Associated therewith, the variation of the resistance is increased, in terms of the 2σ value, from +/−1% or less for the case of the Comparative Reference A to +/−4% for the case of the Experiment G.
It is believed that such a change of resistance value of the polysilicon pattern is caused by an escape of B from the polysilicon film as a result of the thermal annealing process.
It is believed that a similar variation of resistance value would be induced in the polysilicon gate electrode patterns of the p-channel MOS transistors, which are doped with B.
Thus, in a first aspect, an embodiment of the present invention provides a method for fabricating a semiconductor device that includes the steps of: forming a first trench part in a capacitor device region of a semiconductor substrate, forming a capacitor insulation film on a sidewall surface of the first trench part, forming a semiconductor film so as to cover the first trench part, a resistor device region of the semiconductor substrate and a logic device region of the semiconductor substrate, introducing a first impurity element into the semiconductor film in a part over the first trench part, patterning the semiconductor film to form a top electrode pattern in the capacitor device region, a resistor pattern in the resistor device region and a gate electrode pattern in the logic device region, annealing the semiconductor substrate, and then introducing a second impurity element in said resistor pattern.
In another aspect, an embodiment of the present invention provides a method for fabricating a semiconductor device that includes the steps of: forming a first trench part in a capacitor device region of a semiconductor substrate, forming a capacitor insulation film on a sidewall surface of the first trench part, depositing a semiconductor film so as to cover the first trench part, a resistor device region of the semiconductor substrate and a logic device region of the semiconductor substrate, introducing a first impurity element into the semiconductor film, annealing said semiconductor substrate, patterning the semiconductor film to form a top electrode pattern in the capacitor device region, a resistor pattern in the resistor device region and a gate electrode pattern in the logic device region, and introducing a second impurity element in the resistor pattern.
According to the embodiment of the present invention, it becomes possible, in the semiconductor devices having a trench part for the capacitor device region, to dope an amorphous silicon film or a polysilicon film formed so as to fill the trench part, with an impurity element with a high concentration level up to the part covering the bottom part of the trench part, by conducting a thermal annealing process, even in the case where the semiconductor device is a highly miniaturized semiconductor device and the trench part of the capacitor device region has a large aspect ratio.
Further, according to the embodiment of the present invention, it becomes possible to effectively compensate for the decrease of capacitance value of the capacitors as in the case of the semiconductor device of the related art as a result of escape from the polysilicon top electrode pattern.
Thereby, the problem of the escape of the impurity element from the resistor patterns of amorphous silicon or polysilicon previously, caused by such a thermal annealing process, can be effectively avoided, by carrying out the process of introducing the second impurity element into the amorphous silicon or polysilicon resistor pattern after conducting the thermal annealing process. As a result, the problem of the variation of the polysilicon resistor patterns formed in the resistor device region after the thermal annealing process is suppressed effectively.
Particularly, by carrying out the patterning process of the resistor pattern of amorphous silicon or polysilicon before conducting the thermal annealing process, the patterning process to the amorphous silicon film or polysilicon film is conducted in the state in which crystal grain growth is not yet caused in the amorphous silicon film or the polysilicon film. Thereby, it becomes possible to carry out the patterning while using a dry etching recipe, which is used for patterning ordinary amorphous silicon films or polysilicon films.
In
It should be noted that, in the experiment of
There, the specimen indicated by solid squares represent the comparative reference, in which the polysilicon pattern thus obtained is not subjected to a thermal annealing process except for the thermal annealing process conducted for activating the impurity element.
On the other hand, the specimen indicated by solid circles in
Further, the specimen indicated by open circles in
Referring to
On the other hand, with the specimen represented by solid squares and solid circles, one can be also see that the specimen subjected to the thermal annealing process shows a tendency that the variation σ of the resistance value is larger than the variation of the comparative reference, in conformity with the relationship of
In
In
Likewise, the open circles represent the experiments in which the polysilicon film is first annealed at the temperature of 1050° C. for 3 seconds, followed by introducing B+ thereto by an ion implantation process under the same conditions as in the case of the experiment of
Referring to
For example, with the specimen represented by solid circles, the relationship between a and 1/SQRT(L·W) is represented as y=1.8642× for the case of the experiments of
Further, in the example of the specimen represented by the open circles, the relationship between the term σ and the term 1/SQRT (LW) is represented as y=2.4767× for the case of the experiments of
In
Here, it should be noted that the solid circles represent the specimen in which the polysilicon film is patterned at first to form the resistor patterns shown in
Referring to
In the example of the specimen represented with the solid circles in
Thus, it can be seen that the variation σ of the resistance change becomes smaller in the specimen in which the ion implantation process and patterning process are conducted after the thermal annealing process at 1000° C. or 1050° C., as compared with the variation of the resistance value for the comparative reference specimen.
Referring to
Referring to
In one example, the trench part 22B and the device isolation trench 22C are formed, in accordance with a design rule, such that the trench part 22B and the device isolation trench 22C have a width of 0.08-0.25 μm at the surface of the silicon substrate 21 and a depth of 0.2-0.35 μm.
The trench parts 22A and 22B and the device isolation trench 22C are filled respectively with CVD oxide films 23A, 238 and 23C, wherein excessive silicon oxide film at the surface of the silicon substrate 21 is removed by chemical mechanical polishing (CMP) process.
Next, in the step of
Next, in the step of
Next, in the step of
Next, in the step of
Next, in the step of
Further, as a result of this patterning process, the thermal oxide film 24 is patterned in conformity with the top electrode pattern 23B, resulting in formation of a capacitor insulation film 24B.
Furthermore, in the logic device region 21C, the thermal oxide film 24 is patterned right underneath the gate electrode 25C, and as a result, there is formed a gate insulation film 24C in conformity with the gate electrode 25C. Similarly, in the resistance region 21A, too, the thermal oxide film 24 is patterned to the shape conformal to the resistor patterns 25A, resulting in formation of insulation film patterns 24A.
From the viewpoint of forming the resistor of high precision while eliminating the effect of stray capacitance caused by the substrate, it is preferable to form the resistor patterns 25A on the insulation film 23A as shown in
Next, in the step of
Further, in the case where the resistor pattern 25A, the top electrode pattern 25B and the gate electrode pattern 25C are formed by an amorphous silicon film in the step of
In the step of
Next, in the step of
Next, in the step of
Further, in the step of
In the step of
Thus, with the present embodiment, the present invention provides a method for fabricating a semiconductor device, including the steps of: forming the first trench part 22B in the capacitor device region 21B of the semiconductor substrate 21, forming the capacitor insulation film 24 on the sidewall surface of the first trench part 22B, forming the semiconductor film 25 to cover the first trench part 22B, the resistor part of the semiconductor substrate 21 and further the logic device region 21C of the semiconductor substrate 21, introducing a first impurity element into the semiconductor film 25 formed in the first trench part, patterning the semiconductor film to form the top electrode pattern 25B in the capacitor device region 21B, the resistor pattern 25A in the resistor device region 21A and the gate electrode pattern 25C in the logic device region 21C, annealing the semiconductor substrate, and introducing a second impurity element into the resistor pattern 25A.
According to the present invention, the silicon top electrode pattern 25B is annealed after the first impurity element is introduced selectively by the ion implantation process. Thereby, it becomes possible that the first impurity element reaches the part of the silicon top electrode pattern 25B covering the innermost bottom of the trench part 22B, and the problem of depletion of the polysilicon top electrode in the capacitor formed in the capacitor device region 21B, as previously explained with reference to
Because the ion implantation process into the resistor device region 21A is conducted after the thermal annealing process for causing the diffusion of the impurity element in the polysilicon top electrode pattern 25B, there is no problem that the impurity element escaping from the resistor pattern 25A, and the problem of variation of the resistance value of the polysilicon resistor pattern 25A, caused as a result of the thermal annealing process as explained with reference to
Further, with the present embodiment, it should be noted that patterning process for forming the resistor pattern, the top electrode pattern 25B and the gate electrode pattern 25C is conducted prior to the annealing step of
Preferably, the capacitor insulation film 24 has an increased film thickness in the part 23B covering the bottom surface of the trench part 22B as compared with the film thickness in the part 24B covering the sidewall surface of the trench part 22B. With such a construction, it becomes possible to effectively suppress the leakage current at the bottom of the trench part 22B.
Preferably, the semiconductor substrate 21 is made of a silicon substrate, and the part 24B of the capacitor insulation film 24 covering the sidewall surface of the trench part is made of a thermal oxide film formed by a thermal oxidation process of the silicon substrate 21.
Preferably, B having a large diffusion coefficient is used for the first and second impurity elements. Further, the effect of suppressing the variation of resistance value of the resistor pattern appears conspicuous in the case where the first and second impurity elements are formed of B.
In the resistor device region 21A, another trench part 22A is formed, and the resistors 25A are formed on the insulation film 23A filling this other trench part. Preferably, the trench part 223 and the other trench part 22A are formed on the semiconductor substrate simultaneously. As a result of such a construction, there is no longer the need of forming the trench part 22A, the trench part 22B, the insulation film patterns 23B and 23A with separate processes, and the formation process is simplified.
Preferably, the capacitor insulation film 24 is formed by the steps of: depositing a CVD insulation film on the semiconductor substrate 21 so as to fill the trench part 22B and the other trench part 22A, removing the CVD insulation film on the surface of the semiconductor substrate by a chemical mechanical polishing process, removing the CVD film filling the trench part in the capacitor device region except for the bottom part by an etch-back process, and thermally oxidizing the silicon substrate after the etch-back process. The capacitor insulation film thus formed can be formed to have a greater film thickness in the part covering the bottom of the trench part in the capacitor device region 21B as compared with the part covering the sidewall surface of the trench part. With this, it becomes possible to suppress the occurrence of leakage current at such a bottom part.
The logic device region 21C is defined by a device isolation region, wherein the device isolation region includes the device isolation trench 22C formed in the semiconductor substrate 21 and the device isolation insulation film 23 filling the device isolation trench 22C. The device isolation trench 22C is formed at the same time as the trench part 223 is formed. Furthermore, the other trench part 22A, and the device isolation insulation film 23C are formed at the same time as the insulation film 23A fills the other trench part 22A. With such a process, the steps for separately forming the device isolation trench 22C and the device isolation film 23C are no longer needed, and the fabrication process of the semiconductor device is simplified.
Preferably, the semiconductor substrate 21 is a silicon substrate. It is also preferable that the part of the capacitor insulation film 24 covering the sidewall surface of the trench part 22B and the gate insulation film 24C are formed simultaneously by the thermal oxidation process applied to the surface of the silicon substrate 21. With such a process, there is no longer the need of separately forming the gate insulation film 24C and the capacitor insulation film 24, and the fabrication process of the semiconductor device is simplified.
Preferably, the gate electrode pattern 25C is formed at the same time that the silicon top electrode pattern 25B and the silicon resistor pattern 25A are formed as a result of patterning of the silicon film 25. With such a construction, there is no longer the need for forming the gate electrode 25C with a process separate from the forming of the silicon top electrode pattern 25B or forming of the silicon resistor pattern 25A, and the fabrication process of the semiconductor device is simplified.
Further, by conducting an ion implantation process of a third impurity element in the logic device region 21C while using the gate electrode pattern 25C as a mask, the diffusion regions 21a and 21b, and further the diffusion regions 21C and 21d, are formed respectively at a first side and a second side opposite to the first side of the gate electrode pattern 25C. Thus, it becomes possible to form a p-channel MOS transistor or an n-channel MOS transistor, or a complementary metal-oxide semiconductor (CMOS) device including a p-channel MOS transistor and an n-channel MOS transistor, in the logic device region 21C.
It is preferable that the trench part 22B has a width of 0.25 μm or less at the surface of the semiconductor substrate 21 and a depth exceeding 0.2 μm. The effect of the present invention appears particularly conspicuous in the case of forming a capacitor element in such a miniaturized trench part having a large aspect ratio.
In the present embodiment, it is also possible to convert the thermal oxide film 24 into an oxynitride film by carrying out a plasma nitridation processing immediately after the step of
Referring to
In one example, the trench 42B and the device isolation trench 42C are formed, in accordance with the design rule, such that the trench part 42B and the device isolation trench 42C have a width of 0.1 μm at the surface of the silicon substrate 41 and a depth of 0.2 μm.
The trench parts 42A and 42B and the device isolation trench 42C are filled respectively with CVD oxide films 43A, 43B and 43C, wherein excessive silicon oxide film at the surface of the silicon substrate 41 is removed by a chemical mechanical polishing (CMP) process.
Next, in the step of
Next, in the step of
Next, in the step of
Next, in the step of
Next, in the step of
In the step of
Next, in the step of
Next, in the step of
Next, in the step of
Further, in the step of
Further, in the step of
Thus, the present embodiment of the invention provides a fabrication process of a semiconductor device, comprising the steps of: forming the first trench part 42B in the capacitor device region 41B on the semiconductor substrate 41, forming the capacitor insulation film 44 on the sidewall surface of the first trench part 42B, depositing the semiconductor film 45 to cover the first trench part 42B, the resistor device region of the semiconductor substrate and the logic device region 41C of the semiconductor substrate, introducing the first impurity element into the semiconductor film 45 in the capacitor device region 41B, annealing the semiconductor substrate 41, patterning the semiconductor film 45 to form the top electrode pattern 45B in the capacitor device region 41B, the resistor patterns 45A in the resistor device region 41A, and the gate electrode pattern 45C in the logic device region 41C, and introducing the second impurity element into the resistor patterns 45A.
According to the present invention, the silicon top electrode pattern 45B is annealed after the first impurity element is selectively introduced by the ion implantation process. Because of this, it becomes possible that the first impurity element reaches the part of the silicon top electrode pattern 45B covering the innermost bottom of the trench part 42B, and the problem of depletion of the polysilicon top electrode in the capacitor formed in the capacitor device region 41B (as explained with reference to
Preferably, the capacitor insulation film 44 has an increased film thickness in the part 43B covering the bottom surface of the trench part 42B as compared with the film thickness in the part 44B covering the sidewall surface of the trench part 42B. With such a construction, it becomes possible to effectively suppress the leakage current at the bottom of the trench part 42B.
Preferably, the semiconductor substrate 41 is made of a silicon substrate, and the part 44B of the capacitor insulation film 44 covering the sidewall surface of the trench part is made of a thermal oxide film formed by a thermal oxidation process of the silicon substrate 41.
Preferably, B having a large diffusion coefficient is used for the first and second impurity elements. Further, the effect of suppressing the variation of resistance value of the resistor pattern appears conspicuous in the case the first and second impurity elements are formed of B.
In the resistor device region 41A, there is formed another trench part 42A, and the resistors 45A are formed on the insulation film 43A filling this other trench part. Preferably, the trench part 42B and the other trench part 42A are formed on the semiconductor substrate simultaneously. As a result of such a construction, there is no longer the need of forming the trench part 42A, the trench part 42B, the insulation film patterns 43B and 43A with separate processes, and the formation process is simplified.
Preferably, the capacitor insulation film 44 is formed by the steps of: depositing a CVD insulation film on the semiconductor substrate 41 to fill the trench part 42B and the other trench part 42A, removing the CVD insulation film on the surface of the semiconductor substrate by a chemical mechanical polishing process, removing the CVD film filling the trench part in the capacitor device region except for the bottom part by an etch-back process, and thermally oxidizing the silicon substrate after the etch-back process. The capacitor insulation film can be formed to have a greater film thickness in the part covering the bottom of the trench part in the capacitor device region 41B as compared with the film thickness in the part covering the sidewall surface of the trench part. With this, it becomes possible to suppress any leakage current at such a bottom part.
The logic device region 41C is defined by a device isolation region, wherein the device isolation region includes the device isolation trench 42C formed in the semiconductor substrate 41 and the device isolation insulation film 43 filling the device isolation trench. There, the device isolation trench 42C is formed at the same time as the formation of the trench part 42B and the other trench part 42A, and the device isolation insulation film 43C is formed at the same time as the formation of the insulation film 43A filling the other trench part 42A. With such processes, the steps for separately forming the device isolation trench 42C and the device isolation film 43C are no longer needed, and the fabrication process of the semiconductor device is simplified.
Preferably, the semiconductor substrate 41 is a silicon substrate. Further, it is preferable that the part of the capacitor insulation film 44 covering the sidewall surface of the trench part 42B and the gate insulation film 44C are formed simultaneously by the thermal oxidation process applied to the surface of the silicon substrate 41. With such a process, there is no longer the need of separately forming the gate insulation film 44C and the capacitor insulation film 44, and the fabrication process of the semiconductor device is simplified.
Preferably, the gate electrode pattern 45C is formed at the same time as the silicon top electrode pattern 45B and the silicon resistor pattern 45A as a result of patterning of the silicon film 45. With such a construction, there is no longer the need for forming the gate electrode 45C with a process separate from forming of the silicon top electrode pattern 25B or of the silicon resistor pattern 45A, and the fabrication process of the semiconductor device is simplified.
Further, by conducting an ion implantation process of a third impurity element in the logic device region 41C while using the gate electrode pattern 45C as a mask, the diffusion regions 41a and 41b, and the diffusion regions 41c and 41d, are formed at a first side and a second side opposite to the first side of the gate electrode pattern 45C. Thus, it becomes possible to form a p-channel MOS transistor or an n-channel MOS transistor, or a CMOS device that includes a p-channel MOS transistor and an n-channel MOS transistor, in the logic device region 41C.
It is preferable that the trench part 42B has a width of 0.25 μm or less at the surface of the semiconductor substrate 41 and a depth exceeding 0.2 μm. The present invention appears particularly effective in the case of forming a capacitor in such a miniaturized trench part having a large aspect ratio.
In the present embodiment, it is also possible to convert the thermal oxide film 44 into an oxynitride film by carrying out a plasma nitridation processing immediately after the step of
While the present invention has been explained for preferred embodiments, the present invention is not limited to such specific embodiments and various variations and modifications may be made within the scope of the invention described in patent claims.
Lin, Jun, Kojima, Hideyuki, Ogawa, Hiroyuki
Patent | Priority | Assignee | Title |
8377790, | Jan 27 2011 | ALSEPHINA INNOVATIONS INC | Method of fabricating an embedded polysilicon resistor and an embedded eFuse isolated from a substrate |
8785923, | Apr 29 2011 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
9490241, | Jul 08 2011 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device comprising a first inverter and a second inverter |
Patent | Priority | Assignee | Title |
4419812, | Aug 23 1982 | NCR Corporation | Method of fabricating an integrated circuit voltage multiplier containing a parallel plate capacitor |
5013677, | Jun 19 1989 | Sony Corporation | Method for manufacture of semiconductor device |
5356826, | Aug 07 1992 | Yamaha Corporation | Method of manufacturing semiconductor device provided with capacitor and resistor |
5470775, | Nov 09 1993 | VLSI Technology, Inc. | Method of forming a polysilicon-on-silicide capacitor |
5489547, | May 23 1994 | Texas Instruments Incorporated; Texas Instrument Incorporated | Method of fabricating semiconductor device having polysilicon resistor with low temperature coefficient |
5597759, | Apr 21 1994 | NEC Electronics Corporation | Method of fabricating a semiconductor integrated circuit device having a capacitor and a resistor |
5759887, | Nov 17 1994 | Kabushiki Kaisha Toshiba | Semiconductor device and a method of manufacturing a semiconductor device |
6025219, | Mar 31 1997 | NEC Electronics Corporation | Method of manufacturing a semiconductor device having MOS transistor and bipolar transistor in mixture on the same substrate |
6090656, | May 08 1998 | Bell Semiconductor, LLC | Linear capacitor and process for making same |
6110772, | Jan 31 1997 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Semiconductor integrated circuit and manufacturing method thereof |
6130138, | Oct 14 1996 | Samsung Electronics Co., Ltd. | Methods of forming integrated circuit capacitors having doped dielectric regions therein |
6204105, | Mar 17 1997 | LG Semicon Co., Ltd. | Method for fabricating a polycide semiconductor device |
6246084, | Dec 05 1997 | ATRIA TECHNOLOGIES INC | Method for fabricating semiconductor device comprising capacitor and resistor |
6432791, | Apr 14 1999 | Texas Instruments Inc | Integrated circuit capacitor and method |
6436750, | Aug 25 1999 | Polaris Innovations Limited | Method of fabricating integrated circuits having transistors and further semiconductor elements |
20070281418, | |||
JP10275871, | |||
JP2000183177, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 18 2008 | LIN, JUN | Fujitsu Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020999 | /0845 | |
Feb 18 2008 | KOJIMA, HIDEYUKI | Fujitsu Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020999 | /0845 | |
Feb 18 2008 | OGAWA, HIROYUKI | Fujitsu Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020999 | /0845 | |
May 27 2008 | Fujitsu Microelectronics Limited | (assignment on the face of the patent) | / | |||
Nov 04 2008 | Fujitsu Limited | Fujitsu Microelectronics Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 021929 | /0881 | |
Apr 01 2010 | Fujitsu Microelectronics Limited | Fujitsu Semiconductor Limited | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 024804 | /0269 | |
Sep 09 2016 | Fujitsu Semiconductor Limited | Fujitsu Semiconductor Limited | CHANGE OF ADDRESS | 041188 | /0401 | |
Mar 31 2020 | Fujitsu Semiconductor Limited | AIZU FUJITSU SEMICONDUCTOR LIMITED | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 053209 | /0468 | |
Apr 10 2020 | AIZU FUJITSU SEMICONDUCTOR LIMITED | Fujitsu Semiconductor Limited | CHANGE OF NAME AND CHANGE OF ADDRESS | 053481 | /0962 | |
Apr 01 2023 | Fujitsu Semiconductor Limited | Fujitsu Limited | MERGER SEE DOCUMENT FOR DETAILS | 064221 | /0545 | |
Aug 08 2024 | Fujitsu Limited | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 069454 | /0333 |
Date | Maintenance Fee Events |
Jul 16 2010 | ASPN: Payor Number Assigned. |
Feb 20 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 09 2017 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Mar 10 2021 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 22 2012 | 4 years fee payment window open |
Mar 22 2013 | 6 months grace period start (w surcharge) |
Sep 22 2013 | patent expiry (for year 4) |
Sep 22 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 22 2016 | 8 years fee payment window open |
Mar 22 2017 | 6 months grace period start (w surcharge) |
Sep 22 2017 | patent expiry (for year 8) |
Sep 22 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 22 2020 | 12 years fee payment window open |
Mar 22 2021 | 6 months grace period start (w surcharge) |
Sep 22 2021 | patent expiry (for year 12) |
Sep 22 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |