A manufacturing method for an integrated semiconductor structure and a corresponding semiconductor structure is disclosed. The method includes forming a peripheral circuitry in a peripheral device region, wherein the peripheral circuitry includes a peripheral transistor at least partially formed in the semiconductor substrate and having a first gate dielectric formed in a first high temperature process step. The method further includes forming a plurality of memory cells in a memory cell region, each of said memory cells including an access transistor at least partially formed in a semiconductor substrate and having a second gate dielectric formed in a second high temperature process step and having a metallic gate conductor. The first and second high temperature process steps are performed before a step of forming the metallic gate conductor.
|
1. A manufacturing method for an integrated circuit having a semiconductor structure comprising:
forming a peripheral circuitry in a peripheral device region, said peripheral circuitry comprising a peripheral transistor at least partially formed in a semiconductor substrate and having a first gate dielectric;
forming a plurality of memory cells in a memory cell region, each of said memory cells comprising an access transistor at least partially formed in the semiconductor substrate and having a second gate dielectric;
wherein the first gate dielectric is formed in a first high temperature process step; and the second gate dielectric is formed in a second high temperature process step; and
wherein the first and second high temperature process step are performed before a step of forming a gate conductor of the access transistor in the memory cell region; and
wherein the first gate dielectric in the peripheral device region is formed before forming the second gate dielectric and a conductive gate in the memory cell region.
2. The manufacturing method for an integrated circuit according to
3. The manufacturing method for an integrated circuit according to
forming an insulating layer over said substrate in said memory cell region;
performing said first high temperature process;
depositing a first polysilicon layer over said insulating layer in said memory cell region and over said first gate dielectric in said peripheral device region;
depositing a nitride layer over said polysilicon layer;
forming a hardmask over said nitride layer;
forming word-line grooves in said substrate in said memory cell region;
performing said second high temperature process; and
forming said gate conductor over said second gate dielectric in said word-line grooves; and
removing said hardmask and said nitride layer.
4. The manufacturing method for an integrated circuit according to
exposing a bitline contact region of said access transistor in said memory cell region in an etch process wherein said polysilicon layer and insulating layer are removed from said substrate;
depositing a second polysilicon layer in said memory cell region and in said peripheral device region; and
planarizing said first and second polysilicon layers such that they form a planar common upper surface.
5. The manufacturing method for an integrated circuit according to
depositing at least one conductive layer over said planar common upper surface;
depositing an insulating layer over said at least one conductive layer; and
simultaneously structuring said first and second polysilicon layers, said at least one conductive layer, and said insulating layer such that they form a bitline connected to said access transistor in said memory cell region and a gate stack of said peripheral transistor in said peripheral device region.
6. The manufacturing method for an integrated circuit according to
7. The manufacturing method for an integrated circuit according to
8. The manufacturing method for an integrated circuit according to
9. The manufacturing method for an integrated circuit according to
10. The manufacturing method for an integrated circuit according to
11. The manufacturing method for an integrated circuit according to
12. The manufacturing method for an integrated circuit according to
|
1. Field of the Invention
The present invention relates to a manufacturing method for an integrated semiconductor structure.
2. Description of the Related Art
Although in principle applicable to arbitrary integrated semiconductor structures, the following invention and the underlying problems will be explained with respect to integrated DRAM memory circuits in silicon technology which are scaled down to far below 100 nm generation and provide big challenges.
Memory cells of a dynamic random access memory (DRAM) generally comprise a storage capacitor for storing an electrical charge which represents an information to be stored, and an access transistor which is connected with a storage capacitor. The access transistor comprises source/drain regions, a channel connecting the source/drain regions as well as a gate electrode controlling an electrical current flow between the source/drain regions. The transistor usually is at least partially formed in the semiconductor substrate. The gate electrode forms a part of a word-line and is electrically isolated from the channel by a gate dielectric. By addressing the access transistor via the corresponding word-line, the information stored in the storage capacitor is read out or programmed. In particular, the information is read out to a corresponding bit-line via a bit-line contact.
In the currently used DRAM memory cells, the storage capacitor can be implemented as a trench capacitor in which the two capacitor electrodes are disposed in a trench which extends in the substrate in a direction perpendicular to the substrate surface. According to another implementation of a DRAM memory cell, the electrical charge is stored in a stacked capacitor which is formed above the surface of the substrate.
Memory devices usually comprise a memory cell array and a peripheral device area. Generally, the peripheral device area of memory devices includes circuitry for addressing memory cells and for sensing and processing the signals received from the individual memory cells. Usually, the peripheral portion is formed in the same semiconductor substrate as the individual memory cells. Hence, it is highly desirable to have a robust manufacturing process by which a cell array and peripheral components of the memory device can be formed simultaneously and safely with high yield.
U.S. Pat. No. 7,034,408 B1 the disclosure of which is fully incorporated herein by reference discloses a memory device and a method of manufacturing a memory device.
Particularly, the known method comprises the steps of: Forming memory cells by providing access transistors, each of the access transistors comprising a first and a second source/drain region, a channel disposed between the first and the second source/drain regions and a gate electrode that is electrically isolated from the channel and adapted to control the conductivity of the channel, the access transistor being at least partially formed in a semiconductor substrate including a surface, and by providing storage elements for storing information, each of the storage elements being adapted to be accessed by one of the access transistors; providing bit-lines extending in a first direction along the substrate, the bit-lines being connected to the first source/drain regions of the access transistors via bit-line contacts; providing word-lines extending in a second direction along the substrate, the second direction intersecting the first direction; and providing peripheral circuitry, the peripheral circuitry comprising at least one peripheral transistor, the peripheral transistor comprising a first and a second peripheral source/drain region, a peripheral channel connecting the first and second peripheral source/drain regions and a peripheral gate electrode controlling the conductivity of the peripheral channel, the gate electrode of the access transistor forming part of one of the word-lines, the peripheral circuitry being connected with the word-lines and the bit-lines, wherein a top surface of the word-line is disposed beneath the substrate surface, and the peripheral gate electrodes and the bit-lines including the bit-line contact are made by forming a layer stack comprising at least one layer on the substrate surface so as to cover the memory cells and the peripheral circuitry, and, subsequently patterning the layer stack so as to form the bit-lines and the peripheral gate electrodes.
It is a problem with this known method of manufacturing a memory device that certain metals used for the word-lines, such as TiN, TaN, W and similar ones, are very sensitive against high temperature process steps, particularly oxidation process steps, involving temperatures of typically 800° C. and above. Thus, the support or peripheral device gate oxidation can also unadvertendly oxidize the metal of the word-lines.
On the other hand, it is a difficult task to provide high temperature process steps in the beginning of the process sequence before the word-line metal deposition without making the process sequence making much more complex and without loosing a plurality of simultaneous process steps for memory cell array and periphery devices.
According the invention as claimed in claim 1, a manufacturing method for an integrated semiconductor structure comprises the steps of: forming a peripheral circuitry in a peripheral device region, said peripheral circuitry comprising a peripheral transistor at least partially formed in said semiconductor substrate and having a first gate dielectric formed in a first high temperature process step; forming a plurality of memory cells in a memory cell region, each of said memory cells comprising an access transistor at least partially formed in a semiconductor substrate and having a second gate dielectric formed in a second high temperature process step and having a metallic gate conductor; wherein said first and second high temperature process steps are performed before a step of forming said metallic gate conductor.
The underlying idea of the present invention is to split the support or the peripheral device process in parts before the word-line formation and after the word-line formation while keeping many simultaneous process steps of memory cell and peripheral device regions.
Preferred embodiments are listed in the respective dependent claims.
According to an embodiment, said first high temperature process step is performed before said second high temperature process step.
According to another embodiment, the following steps are performed: forming an insulating layer on said substrate in said memory cell region; performing said first high temperature process step; depositing a first polysilicon layer on said insulating layer in said memory cell region and on said first gate dielectric in said peripheral device region; depositing a nitride layer on said polysilicon layer; forming a hardmask on said nitride layer; forming word-line grooves in said substrate in said memory cell region; performing said second high temperature process step; and forming said metallic gate conductor on said second gate dielectric in said word-line grooves; and removing said hardmask and said nitride layer.
According to another embodiment, the following steps are performed: exposing a bitline contact region of said access transistor in said memory cell region in an etch step wherein said polysilicon layer and insulating layer are removed from said substrate; depositing a second polysilicon layer in said memory cell region and in said peripheral device region; and planarizing said first and second polysilicon layers such that they form a planar common upper surface.
According to another embodiment, the following steps are performed: depositing at least one conductive layer on said planar common upper surface; depositing an insulating layer on said at least one conductive layer; and simultaneously structuring said first and second polysilicon layers, said at least one conductive layer, and said insulating layer such that they form a bitline connected to said access transistor in said memory cell region and a gate stack of said peripheral transistor in said peripheral device region.
According to another embodiment, active area stripes separated by STI-trenches are formed along a first direction in said memory cell region and said access transistors are formed in said active area stripes.
According to another embodiment, wherein the bitline contact region is defined photolithographically using a mask having a lines/space pattern so as to expose portions where the bitline contact region is to be exposed; and said etch steps wherein said polysilicon layer and insulating layer are removed from said substrate are selective with respect to said insulating layer.
According to another embodiment, buried word-lines extending in a second direction are formed in said substrate in said memory cell region, said second direction intersecting said first direction.
According to another embodiment, bitlines extending in a third direction are formed on said substrate in said memory cell region, said second and third direction being perpendicular to each other.
According to another embodiment, insulating sidewall spacers are simultaneously formed on said bitline in said memory cell region and on said gate stack in said peripheral device region.
According to another embodiment, said first and second high temperature process steps are oxidation process steps in a temperature range between 800 and 1100° C.
In the Figures:
In the Figures, identical reference signs denote equivalent or functionally equivalent components.
The process sequence starts in the status shown in
In
In particular, cross section a) along line I-I is taken along an active area-line 4, cross section b) along line II-II is taken across an active area-line 4 and perpendicular to a bit-line 8 to be formed later (cmp.
Furthermore, with reference to
In a next process step an oxide layer O is deposited on the upper surface OF of substrate 1 both in the memory cell region ZFB and in the peripheral device region PB.
Then, another (not shown) block mask, e.g. made of photo-resist, is formed over the memory cell region ZFB, and thereafter said oxide layer O is removed from the surface OF of the substrate 1 in the peripheral device region PB. In a next process step, after removal of the photoresist a gate oxide layer GO is formed in the peripheral device region in a high temperature forming step involving temperatures of typically 800° C. and above.
Then, the (not shown) block mask is removed from the memory cell region ZFB, and a thick undoped polysilicon layer 15 is deposited over the entire structure and optionally planarized by a chemical-mechanical polishing step.
In a next process step, a thin oxide layer 16 is optionally deposited over the entire structure. Then a silicon nitride layer 20 is deposited over thin oxide layer 16 in the entire structure which leads to the process state shown in
It should be noted here that the silicon nitride layer 20 acts as a polish stop layer in following process steps and may also comprise a plurality of equal or different layers which can equally perform the function of a polish stop layer.
Moreover, it should be already noted here that the polysilicon layer 15 will have the function of a gate electrode layer in the peripheral device region PB and the function of a bit-line connection layer in the memory cell area ZFB.
As shown in
As shown in
Thereafter, another etching step could be performed on the structure of
Next as shown in
In a subsequent process step, an oxide fill 40 is deposited planarized and etched back to a level which is above the surface OF and here about in the middle of the polysilicon layer 15.
As shown in
As may be obtained from
After forming said photo-resist block mask 41 1, first an oxide etch step is performed for removing the oxide layer 16 from the area within the mask openings 412. Thereafter, also using said block mask 411, a polysilicon etch step is performed which selectively removes the polysilicon within the openings 412 of the block mask 411. Thereafter, the block mask 411 is stripped by a conventional technique. Then the entire structure is subjected to an oxide etch step without any mask which oxide etch step removes the oxide layer O from the bit-line contact region BLK of the silicon semiconductor substrate 1 and from the upper surface of the remaining polysilicon layer 15. This leads to the process state shown in
As shown in
Said alternative approach would be to provide an oxide layer 16 which is thicker than the oxide layer O and to leave a residual thickness of said oxide layer 16 after breakthrough of the oxide layer O on said bit-line contact area BLK. In this case a dry polysilicon etch could be performed on the polysilicon layer 15 which stops on the remaining oxide layer 16 in the periphery whereafter the remaining oxide layer 16 is removed.
As shown in
In a next process step oxide spacers 53 are formed on both sides of the bit-lines 8 of the memory cell area and on both sides of the gate stack 8′ of the peripheral device region, simulataneously.
As shown in
Next process, a so-called X-implantation step is performed for defining extended source/drain regions (not shown) for off the peripheral devices.
Finally, the usual steps for completing the memory cell device are performed. In particular, stacked capacitors are formed on top of the structure and connected to the active area lines 4 on both sides of the bit-lines 8. However, these process steps are well-known in the art and will not be discussed in detail here. In this respect, explicite reference is made to U.S. Pat. No. 7,034,408 B1.
Although the present invention has been described with reference to a preferred embodiment, it is not limited thereto, but can be modified in various manners which are obvious for a person skilled in the art. Thus, it is intended that the present invention is only limited by the scope of the claims attached herewith.
Patent | Priority | Assignee | Title |
11295786, | Feb 06 2019 | Applied Materials, Inc | 3D dram structure with high mobility channel |
11749315, | Feb 06 2019 | Applied Materials, Inc. | 3D DRAM structure with high mobility channel |
12069850, | Oct 15 2020 | CHANGXIN MEMORY TECHNOLOGIES, INC. | Semiconductor structure, manufacturing method thereof, and memory having bit line conducting layers covering the bit line contact layer and the insulating layer |
7915121, | Dec 09 2009 | Hynix Semiconductor Inc.; Hynix Semiconductor Inc | Method for manufacturing semiconductor device having buried gate |
7928504, | Apr 24 2009 | SK HYNIX INC | Semiconductor memory device and method for manufacturing the same |
8338253, | Sep 30 2009 | SK HYNIX INC | Forming a buried word line and connection pad for memory apparatus |
8698233, | Sep 30 2009 | SK Hynix Inc. | Buried word line and connection pad for memory device |
8766356, | Sep 18 2007 | Samsung Electronics Co., Ltd. | Semiconductor devices having bit line insulating capping patterns and multiple conductive patterns thereon |
8901604, | Sep 06 2011 | TRANSPHORM TECHNOLOGY, INC | Semiconductor devices with guard rings |
8928073, | Mar 20 2012 | Samsung Electronics Co., Ltd. | Semiconductor devices including guard ring structures |
9224805, | Sep 06 2011 | TRANSPHORM TECHNOLOGY, INC | Semiconductor devices with guard rings |
Patent | Priority | Assignee | Title |
5134085, | Nov 21 1991 | Micron Technology, Inc. | Reduced-mask, split-polysilicon CMOS process, incorporating stacked-capacitor cells, for fabricating multi-megabit dynamic random access memories |
5766969, | Dec 06 1996 | GLOBALFOUNDRIES Inc | Multiple spacer formation/removal technique for forming a graded junction |
5798544, | Apr 22 1994 | NEC Corporation | Semiconductor memory device having trench isolation regions and bit lines formed thereover |
5910676, | Jul 21 1989 | Texas Instruments Incorporated | Method for forming a thick base oxide in a BiCMOS process |
6069054, | Dec 23 1997 | Integrated Device Technology, Inc.; Integrated Device Technology, inc | Method for forming isolation regions subsequent to gate formation and structure thereof |
6074908, | May 26 1999 | Taiwan Semiconductor Manufacturing Company | Process for making merged integrated circuits having salicide FETS and embedded DRAM circuits |
6545904, | Mar 16 2001 | Round Rock Research, LLC | 6F2 DRAM ARRAY, A DRAM ARRAY FORMED ON A SEMICONDUCTIVE SUBSTRATE, A METHOD OF FORMING MEMORY CELLS IN A 6F2 DRAM ARRAY AND A METHOD OF ISOLATING A SINGLE ROW OF MEMORY CELLS IN A 6F2 DRAM ARRAY |
7034408, | Dec 07 2004 | Polaris Innovations Limited | Memory device and method of manufacturing a memory device |
7316956, | May 06 2005 | Powerchip Semiconductor Manufacturing Corporation | Method for fabricating semiconductor device and wire with silicide |
20040043592, | |||
20040259306, | |||
20060110884, | |||
20060192249, | |||
20070057301, | |||
20070259494, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 27 2006 | Qimonda AG | (assignment on the face of the patent) | / | |||
Nov 27 2006 | SCHLOSSER, TILL | Qimonda AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018565 | /0147 | |
Oct 09 2014 | Qimonda AG | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 035623 | /0001 | |
Jul 08 2015 | Infineon Technologies AG | Polaris Innovations Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 037147 | /0487 | |
Nov 30 2019 | Polaris Innovations Limited | CHANGXIN MEMORY TECHNOLOGIES, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 051917 | /0581 |
Date | Maintenance Fee Events |
Oct 21 2009 | ASPN: Payor Number Assigned. |
Feb 22 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 16 2017 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Mar 04 2021 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 29 2012 | 4 years fee payment window open |
Mar 29 2013 | 6 months grace period start (w surcharge) |
Sep 29 2013 | patent expiry (for year 4) |
Sep 29 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 29 2016 | 8 years fee payment window open |
Mar 29 2017 | 6 months grace period start (w surcharge) |
Sep 29 2017 | patent expiry (for year 8) |
Sep 29 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 29 2020 | 12 years fee payment window open |
Mar 29 2021 | 6 months grace period start (w surcharge) |
Sep 29 2021 | patent expiry (for year 12) |
Sep 29 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |