The invention provides a method of manufacturing a semiconductor device having a semiconductor resistor layer, which reduces a difference between a theoretical resistance value and a measured resistance value. An interlayer insulation film is formed on the whole surface of a semiconductor substrate, and then the interlayer insulation film is selectively etched to form contact holes partially exposing a polysilicon resistor layer, a source region and a drain region. The patterning size of the polysilicon resistor layer is designed by defining the lengths between the adjacent contact holes on the polysilicon resistor layer as the lengths of resistor elements. Then, ion implantation is performed to the polysilicon resistor layer through the contact holes to form low resistance regions (regions where high concentration of impurities are implanted) on the polysilicon resistor layer. After the ion implantation, heat treatment (annealing) is performed at lower temperature than in heat treatment for forming the source region and the drain region.
|
1. A method of manufacturing a semiconductor device, comprising:
providing a semiconductor substrate;
forming an element separation insulation film on the substrate;
forming a gate insulation film on the substrate;
forming a semiconductor resistor layer on the element separation insulation film;
forming a gate electrode on the gate insulation film;
performing a first ion implantation into the substrate so as to form a source region and a drain region adjacent the gate electrode;
performing a first heat treatment to activate the source and drain regions after the first ion implantation;
forming an interlayer insulation film having contact holes exposing part of the semiconductor resistor layer, part of the source region and part of the drain region;
performing, after the first heat treatment, a second ion implantation into the semiconductor resistor layer through the contact holes to form low resistance regions in the semiconductor layer for electrical contact; and
performing a second heat treatment to activate ions implanted in the second ion implantation at a temperature lower than in the first heat treatment.
|
This invention claims priority from Japanese Patent Application No. 2006-020521, the content of which is incorporated herein by reference in its entirety.
1. Field of the Invention
The invention relates to a method of manufacturing a semiconductor device, particularly, to a method of manufacturing a semiconductor device having a resistor element.
2. Description of the Related Art
An element having a relatively high resistance value made of a polysilicon layer (hereafter, referred to as a polysilicon resistor layer) has been known as a resistor element for forming an LSI circuit mounted with an analog circuit. This polysilicon resistor layer is broadly used since forming this polysilicon resistor layer in an element separation region reduces the area of an element formation region and realizes large scale integration and reduced parasitic capacitance.
In the general LSI circuit, not only the polysilicon resistor layer but also active elements, such as a MOS transistor or a bipolar transistor, are formed on the same semiconductor substrate. Hereafter, descriptions will be given on an example of a conventional process of manufacturing a semiconductor device having a polysilicon resistor layer and a MOS transistor formed on the same semiconductor substrate, referring to
As shown in
Then, as shown in
Ion implantation is also performed to a MOS transistor formation region at the same time as when the low resistance regions 106a to 106c are formed, to form a source region 107 and a drain region 108. Then, heat treatment (annealing) is performed for about an hour at high temperature (e.g. 950° C.) to activate the implanted impurities.
Then, as shown in
A resistance value R of a resistor element is obtained by R=Rs×L/W. The Rs is a sheet resistance (Ω/sp), the L is the length of the resistor element and the W is the width thereof. The patterning size (the sheet resistance Rs, the length L and the width W) of the above described polysilicon resistor layer 103 is designed in advance so as to provide the resistor element with a desired resistance value R, and not changed in the manufacturing process.
Conventionally, as shown in
In the above described conventional manufacturing process, however, high temperature heat treatment (annealing) is necessarily performed after the low resistance regions are formed in order to activate the impurity regions of the other active elements. Therefore, in the high temperature heat treatment, the impurities in each of the low resistance regions 106a to 106c are diffused in a lateral direction by a certain distance Z to form low resistance regions 115a to 115c as shown in
Although it is possible to prevent this difference by designing the longer lengths X and Y of the low resistance regions in advance, this case causes a problem that the polysilicon resistor layer 103 occupies a large area to increase a die area.
The invention is directed to reduction of the difference between the theoretical resistance value and the measured resistance value of the resistor element and size reduction of the resistor element.
The features of the invention are as follows. The invention provides a method of manufacturing a semiconductor device including: forming an insulation film on a surface of a semiconductor substrate; forming a semiconductor resistor layer on the insulation film; forming an interlayer insulation film covering the semiconductor resistor layer; forming contact holes partially exposing the semiconductor resistor layer in the interlayer insulation film; and performing ion implantation to the semiconductor resistor layer through the contact holes to form a low resistance region on the semiconductor resistor layer.
The invention also provides a method of manufacturing a semiconductor device having a semiconductor resistor layer and a MOS transistor formed on a same semiconductor substrate, the method including: forming an element separation insulation film and a gate insulation film of the MOS transistor on a surface of the semiconductor substrate; forming the semiconductor resistor layer on the element separation insulation film; forming a gate electrode of the MOS transistor on the gate insulation film; performing first ion implantation to form a source region and a drain region of the MOS transistor; forming an interlayer insulation film having contact holes partially exposing the semiconductor resistor layer, the source region and the drain region; and performing second ion implantation to the semiconductor resistor layer through the contact holes to form a low resistance region for lowering contact resistance on the semiconductor resistor layer.
The method further includes performing first heat treatment to activate ions implanted in the first ion implantation and performing second heat treatment to activate ions implanted in the second ion implantation at lower temperature than in the first heat treatment.
The invention provides a semiconductor device which has a resistor element having a reduced difference between a theoretical resistance value and a measured resistance value and a stable resistance value.
An embodiment of the invention will be described referring to figures.
First, as shown in
Then, a gate insulation film 3 of the MOS transistor is formed on the surface of the semiconductor substrate 1 in a region surrounded by the field insulation films 2 by, for example, a thermal oxidation method.
Then, a polysilicon layer having a thickness of, for example, 400 nm is formed on the whole surface of the semiconductor substrate 1 by, for example, a CVD method, and then impurities (e.g. phosphorus ion or arsenic ion) are implanted in the polysilicon layer so as to provide a polysilicon resistor layer 4 that is to be formed later with a desired sheet resistance (e.g. 5 KΩ/sq). In this ion implantation, for example, phosphorus ion is implanted therein under the condition of an acceleration voltage 70 KeV and a dose 5×1014/cm2.
Then, an oxide film (not shown) is formed on the whole surface, and the oxide film in the MOS transistor formation region is removed by etching using a resist film (not shown) as a mask. The resist film is then removed, and phosphorus doping with POCl3 as a diffusion source is performed to the polysilicon layer in a region to be formed with a gate electrode 5 using the oxide film formed in a region to be formed with the polysilicon resistor layer 4 as a mask. This provides the gate electrode 5 with lower resistance than that of the polysilicon resistor layer 4. Although the phosphorus doping is performed to the polysilicon layer in the region to be formed with the gate electrode 5 in this embodiment, an ion implantation method using, for example, phosphorus ion or the like may be used instead in order to provide the gate electrode 5 with the lower resistance.
Then, the polysilicon layer is patterned by dry-etching or the like using a resist film (not shown) as a mask to form the polysilicon resistor layer 4 on the field insulation film 2 and the gate electrode 5 of the MOS transistor on the gate insulation film 3. The gate electrode 5 has the lower resistance than that of the polysilicon resistor layer 4 as described above. The above described ion implantation may be performed after the polysilicon layer is patterned.
Then, as shown in
Then, as shown in
Then, impurities (e.g. phosphorus ion or arsenic ion) are implanted in the polysilicon resistor layer 4 through the contact holes 10 to form low resistance regions 15a to 15c (regions where high concentration of impurities are implanted) thereon. The formation of these low resistance regions 15a to 15c is for reducing a contact resistance with a metal wiring and enhancing the electrical connection in a contact region as described above. In this ion implantation, for example, phosphorus ion is implanted under the condition of an acceleration voltage 80 KeV and a dose 2×1015/cm2. In this ion implantation process, in a region to be formed with the active elements of the MOS transistor or the like, the contact holes 11 may be covered with a resist film or the like to avoid the ion implantation in this region.
It is noted that a high temperature heat treatment is not performed after the contact holes 10 and 11 are formed in order to prevent degradation of device characteristics. In this embodiment, after the low resistance regions 15a to 15c are formed, all heat treatments (annealing), including the heat treatment for activating the implanted carriers, are performed at a temperature 900° C. or lower, or preferably 800° C. or lower, which is lower than the annealing temperature of the source and drain region activation, i.e., 950° C. Heat treatment time for activating the carriers implanted in the low resistance regions 15a to 15c is about 30 to 60 minutes, for example. Therefore, compared with a conventional method of manufacturing a semiconductor device, impurity ions implanted in the low resistance regions 15a to 15c are hardly diffused in the horizontal direction. Therefore, a difference between a theoretical resistance value and a measured resistance value is reduced by designing the patterning sizes of the resistor elements by defining the lengths between the adjacent contact holes as the lengths L1 and L2 of the resistor elements. For example, L1=1200 μm and L2=70 μm.
The interlayer insulation film 9 (the BPSG film) is also subjected to the heat treatment in this activation process, and thus the shapes of the contact holes 10 and 11 formed in the interlayer insulation film 9 are formed smooth. Therefore, end portions of the contact holes 10 and 11 are rounded and a metal wiring 16 that will be described below is formed advantageously.
When the heat treatment is to be performed for activating the implanted carriers and for rounding the end portions of the contact holes 10 and 11 in the same process as described above, it is preferable to perform the heat treatment at temperature higher than 700° C. (e.g. 800 to 900° C.) for softening the interlayer insulation film 9 (the BPSG film). The heat treatment at temperature higher than 700° C., for example, is sufficient to perform the activation process only.
Then, as shown in
As described above, in this embodiment, the ion implantation and the heat treatment (annealing) to the low resistance regions 15a to 15c of the polysilicon resistor layer 4 are performed after the contact holes 10 and 11 are formed. This manufacturing method does not have such high temperature heat treatment that the LSI operation characteristics is degraded after the formation of the contact holes as described above. Therefore, the impurities of the low resistance regions 15a to 15c are hardly diffused, and thus the resistance value that is almost the same as the theoretical resistance value is obtained by defining the length between the adjacent contact holes as the length L of the resistor element region. it was found that while a difference between an output voltage and a theoretical value is about 10% when a polysilicon resistor layer is used for the resistor-division by a conventional manufacturing method, the manufacturing method of this embodiment achieves the difference less than 1%.
Therefore, the method of this embodiment realizes a semiconductor device of which a theoretical resistance value and a measured resistance value are almost the same and a resistance value is stable without increasing the area of a semiconductor resistor layer. This is preferable particularly for enhancing the accuracy in the resistor-division of an output voltage like in this embodiment.
Furthermore, since the interlayer insulation film 9 formed with the contact holes 10 and 11 is used as the mask for forming the low resistance regions 15a to 15c, the number of masks is not increased and the manufacturing cost is also not increased.
Although the above described embodiment is described for the case where three contact holes are formed in the polysilicon resistor layer 4 and the output voltage is resistor-divided, a plurality of contact holes may be further formed therein or a simple resistor element formed with two contact holes may be used instead.
Furthermore, modifications of the invention are possible within the scope of the invention without being limited to the above described embodiment, and the invention is generally applicable to a method of manufacturing a semiconductor device having a resistor element.
Nishibe, Eiji, Hachiyanagi, Toshihiro
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5852311, | Jun 07 1996 | SAMSUNG ELECTRONICS CO , LTD | Non-volatile memory devices including capping layer contact holes |
7112535, | Sep 30 2003 | GLOBALFOUNDRIES U S INC | Precision polysilicon resistor process |
20050130442, | |||
20060049484, | |||
JP5129294, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 30 2007 | Sanyo Electric Co., Ltd. | (assignment on the face of the patent) | / | |||
Mar 14 2007 | NISHIBE, EIJI | SANYO ELECTRIC CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 019090 | /0197 | |
Mar 14 2007 | HACHIYANAGI, TOSHIHIRO | SANYO ELECTRIC CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 019090 | /0197 | |
Jan 01 2011 | SANYO ELECTRIC CO , LTD | Semiconductor Components Industries, LLC | CORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT #12 577882 PREVIOUSLY RECORDED ON REEL 026594 FRAME 0385 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT | 032836 | /0342 | |
Jan 01 2011 | SANYO ELECTRIC CO , LTD | Semiconductor Components Industries, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026594 | /0385 | |
Apr 15 2016 | Semiconductor Components Industries, LLC | DEUTSCHE BANK AG NEW YORK BRANCH | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 038620 | /0087 | |
Apr 15 2016 | Semiconductor Components Industries, LLC | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | CORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT PATENT NUMBER 5859768 AND TO RECITE COLLATERAL AGENT ROLE OF RECEIVING PARTY IN THE SECURITY INTEREST PREVIOUSLY RECORDED ON REEL 038620 FRAME 0087 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 039853 | /0001 | |
Jun 22 2023 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Semiconductor Components Industries, LLC | RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 038620, FRAME 0087 | 064070 | /0001 | |
Jun 22 2023 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Fairchild Semiconductor Corporation | RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 038620, FRAME 0087 | 064070 | /0001 |
Date | Maintenance Fee Events |
Mar 26 2010 | ASPN: Payor Number Assigned. |
Aug 05 2011 | ASPN: Payor Number Assigned. |
Aug 05 2011 | RMPN: Payer Number De-assigned. |
Mar 18 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 21 2017 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 22 2021 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Nov 03 2012 | 4 years fee payment window open |
May 03 2013 | 6 months grace period start (w surcharge) |
Nov 03 2013 | patent expiry (for year 4) |
Nov 03 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 03 2016 | 8 years fee payment window open |
May 03 2017 | 6 months grace period start (w surcharge) |
Nov 03 2017 | patent expiry (for year 8) |
Nov 03 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 03 2020 | 12 years fee payment window open |
May 03 2021 | 6 months grace period start (w surcharge) |
Nov 03 2021 | patent expiry (for year 12) |
Nov 03 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |