A wafer processing method for dividing, along streets, a wafer having a device area where devices are formed in a plurality of areas sectioned by the plurality of streets arranged in a lattice pattern on the front surface of a substrate and a peripheral extra area and comprising electrodes which are embedded in the substrate of the device area, comprising a dividing groove forming step for forming dividing grooves having a depth corresponding to the final thickness of each device along the streets; an annular groove forming step for forming an annular groove having a depth corresponding to the final thickness of each device along the boundary between the device area and the peripheral extra area; a protective member affixing step for affixing a protective member to the front surface of the wafer; a rear surface grinding step for grinding a rear surface corresponding to the device area of the substrate of the wafer to expose the dividing grooves and the annular groove to the rear surface of the substrate of the wafer and form an annular reinforcing portion in an area corresponding to the peripheral extra area; and a rear surface etching step for etching the rear surface of the substrate of the wafer to project the electrodes from the rear surface of the substrate.
|
2. A wafer processing method for dividing, along a plurality of streets, a wafer having a device area where devices are formed in a plurality of areas sectioned by the plurality of streets arranged in a lattice pattern on the front surface of a substrate and a peripheral extra area surrounding the device area and comprising electrodes which are embedded in the substrate of the device area, comprising:
a dividing groove forming step for forming dividing grooves having a depth corresponding to the final thickness of each device along the streets on the front surface side of the substrate of the wafer;
an annular groove forming step for forming an annular groove having a depth corresponding to the final thickness of each device along the boundary between the device area and the peripheral extra area from the front surface side of the substrate;
a protective member affixing step for affixing a protective member to the front surface of the wafer which has undergone the dividing groove forming step and the annular groove forming step;
a rear surface grinding step for grinding the rear surface corresponding to the device area of the substrate of the wafer which has undergone the protective member affixing step to form an annular reinforcing portion in an area corresponding to the peripheral extra area; and
a rear surface etching step for etching the rear surface of the substrate of the wafer which has undergone the rear surface grinding step to expose the dividing grooves and the annular groove to the rear surface of the substrate and project the electrodes from the rear surface of the substrate.
1. A wafer processing method for dividing, along a plurality of streets, a wafer having a device area where devices are formed in a plurality of areas sectioned by the plurality of streets arranged in a lattice pattern on the front surface of a substrate and a peripheral extra area surrounding the device area and comprising electrodes which are embedded in the substrate of the device area, comprising:
a dividing groove forming step for forming dividing grooves having a depth corresponding to the final thickness of each device along the streets from the front surface side of the substrate of the wafer;
an annular groove forming step for forming an annular groove having a depth corresponding to the final thickness of each device along the boundary between the device area and the peripheral extra area from the front surface side of the substrate;
a protective member affixing step for affixing a protective member to the front surface of the wafer which has undergone the dividing groove forming step and the annular groove forming step;
a rear surface grinding step for grinding the rear surface corresponding to the device area of the substrate of the wafer which has undergone the protective member affixing step to expose the dividing grooves and the annular groove to the rear surface of the substrate of the wafer and form an annular reinforcing portion in an area corresponding to the peripheral extra area; and
a rear surface etching step for etching the rear surface of the substrate of the wafer which has undergone the rear surface grinding step to project the electrodes from the rear surface of the substrate.
|
The present invention relates to a method for dividing, along a plurality of streets, a wafer having a device area where devices are formed in a plurality of areas sectioned by the plurality of streets formed in a lattice pattern on the front surface and a peripheral extra area surrounding the device area.
In the production process of a semiconductor device, a plurality of areas are sectioned by dividing lines called “streets” arranged in a lattice pattern on the front surface of a substantially disk-like semiconductor wafer, and a device such as IC or LSI is formed in each of the sectioned areas. Thus formed semiconductor wafer is generally cut along the streets by using a cutting machine to be divided into individual devices which are widely used in electric equipment.
To downsize electric equipment, a multi-layered laminate type semiconductor device comprising a plurality of devices has been implemented. The method of manufacturing this type of device is disclosed by Japanese Patent Publication No. 3537447.
To form a laminate of devices, the thickness of a wafer must be reduced to 100 μm or less. However, since the stiffness of the wafer degrades when the thickness of the wafer is reduced to 100 μm or less, it is difficult to handle it in the post-process. Further, to form a laminate of devices, electrodes embedded in each device must be projected from the rear surface of the wafer. Therefore, after the rear surface of the wafer is ground to a predetermined thickness, it is etched to project the electrodes. When such thin wafer is cut along the streets by means of a cutting machine to be divided into individual devices, the periphery of each device is chipped at many positions, thereby reducing its quality.
It is an object of the present invention to provide a wafer processing method capable of securing the quality of each device even when a wafer is made thin and projecting electrodes embedded in each device from the rear surface of the wafer.
To attain the above object, according to the present invention, there is provided a wafer processing method for dividing, along a plurality of streets, a wafer having a device area where devices are formed in a plurality of areas sectioned by the plurality of streets arranged in a lattice pattern on the front surface of a substrate and a peripheral extra area surrounding the device area and comprising electrodes which are embedded in the substrate of the device area, comprising the steps of:
a dividing groove forming step for forming dividing grooves having a depth corresponding to the final thickness of each device along the streets from the front surface side of the substrate of the wafer;
an annular groove forming step for forming an annular groove having a depth corresponding to the final thickness of each device along the boundary between the device area and the peripheral extra area from the front surface side of the substrate;
a protective member affixing step for affixing a protective member to the front surface of the wafer which has undergone the dividing groove forming step and the annular groove forming step;
a rear surface grinding step for grinding a rear surface corresponding to the device area of the substrate of the wafer which has undergone the protective member affixing step to expose the dividing grooves and the annular groove to the rear surface of the substrate of the wafer and form an annular reinforcing portion in an area corresponding to the peripheral extra area; and
a rear surface etching step for etching the rear surface of the substrate of the wafer which has undergone the rear surface grinding step to project the electrodes from the rear surface of the substrate.
According to the present invention, there is also provided a wafer processing method for dividing, along a plurality of streets, a wafer having a device area where devices are formed in a plurality of areas sectioned by the plurality of streets arranged in a lattice pattern on the front surface of a substrate and a peripheral extra area surrounding the device area and comprising electrodes which are embedded in the substrate of the device area, comprising the steps of:
a dividing groove forming step for forming dividing grooves having a depth corresponding to the final thickness of each device along the streets on the front surface side of the substrate of the wafer;
an annular groove forming step for forming an annular groove having a depth corresponding to the final thickness of each device along the boundary between the device area and the peripheral extra area from the front surface side of the substrate;
a protective member affixing step for affixing a protective member to the front surface of the wafer which has undergone the dividing groove forming step and the annular groove forming step;
a rear surface grinding step for grinding the rear surface corresponding to the device area of the substrate of the wafer which has undergone the protective member affixing step to form an annular reinforcing portion in an area corresponding to the peripheral extra area; and
a rear surface etching step for etching the rear surface of the substrate of the wafer which has undergone the rear surface grinding step to expose the dividing grooves and the annular groove to the rear surface of the substrate and project the electrodes from the rear surface of the substrate.
In the wafer processing method of the present invention, since the wafer is divided into individual devices by carrying out the rear surface grinding step or the rear surface etching step to expose the dividing grooves and the annular groove to the rear surface of the substrate, even when the devices are made thin, the periphery of each device is not chipped unlike when the wafer is cut with a cutting machine. In the wafer processing method of the present invention, since the rear surface etching step comes after the rear surface grinding step, the electrodes can be projected from the rear surface of the substrate and grinding distortion generated on the rear surfaces of the devices by carrying out the rear surface grinding step can be removed, thereby making it possible to improve the bending strength of the devices. Further, in the wafer processing method of the present invention, though the wafer is divided into individual devices in a state where it is affixed to the protective member, the annular reinforcing portion remains and the shape of the wafer is kept, thereby making it possible to carry the wafer easily.
Preferred embodiments of the present invention will be described in detail hereinunder with reference to the accompanying drawings.
In the wafer processing method for dividing the above semiconductor wafer 2 along the streets 21 to divide it into individual devices, first comes the step of forming dividing grooves having a depth corresponding to the final thickness of each device 22 along the streets 21 from the front surface 20a side of the silicon substrate 20 of the semiconductor wafer 2. This dividing groove forming step is carried out by using a cutting machine 3 shown in
After the chuck table 31 is brought to a position right below the image pick-up means 33, alignment work for detecting the area to be cut where the dividing grooves are to be formed, of the semiconductor wafer 2 is carried out by the image pick-up means 33 and a control means that is not shown. That is, the image pick-up means 33 and the control means (not shown) carry out image processing such as pattern matching, etc. to align a street 21 formed in the predetermined direction of the semiconductor wafer 2 with the cutting blade 321, thereby performing the alignment of the area to be cut (alignment step). Further, the alignment of the area to be cut is also similarly carried out on streets 21 formed on the semiconductor wafer 2 in a direction perpendicular to the above predetermined direction.
After the alignment of the area to be cut of the semiconductor wafer 2 held on the chuck table 31 is carried out as described above, the chuck table 31 holding the semiconductor wafer 2 is moved to the cutting start position of the area to be cut. Then, the cutting blade 321 is moved down a predetermined distance (cutting-in feed) while it is rotated in a direction indicated by an arrow 321a in
The above dividing groove forming step is followed by the step of forming an annular groove having a depth corresponding to the final thickness of each device 22 along the boundary between the device area 220 and the peripheral extra area 230 from the front surface 2a side of the silicon substrate 20 of the semiconductor wafer 2. This annular groove forming step can be carried out by using the cutting machine 3 shown in
After alignment for detecting the area to be cut of the semiconductor wafer 2 held on the chuck table is carried out as described above, the chuck table 31 holding the semiconductor wafer 2 is moved to a cutting area. The cutting blade 321 of the cutting means 32 is brought to a position right above the boundary between the device area 220 and the peripheral extra area 230 of the semiconductor wafer 2 held on the chuck table 31. The cutting blade 321 is then moved down (cutting-in fed) from its standby position shown by a long dashed double-short dashed line to a predetermined cutting-in feed position shown by a solid line while it is rotated in a direction indicated by an arrow 321a as shown in
Thereafter, the chuck table 31 is turned in a direction indicated by an arrow 31a in
After the above dividing groove forming step and the annular groove forming step, next comes the step of affixing a protective member to the front surface of the semiconductor wafer 2. That is, as shown in
The above protective member affixing step is followed by the step of grinding the rear surface corresponding to the device area 220 of the silicon substrate 20 of the semiconductor wafer 2 to form an annular reinforcing portion in an area corresponding to the peripheral extra area 230. This rear surface grinding step is carried out by using a grinding machine shown in
To carry out the rear surface grinding step by using this grinding machine 5 shown in
Thereafter, the grinding wheel 524 is rotated at 6,000 rpm in a direction indicated by an arrow 524a and moved down to bring the grindstone 526 into contact with the rear surface 20b of the silicon substrate 20 of the semiconductor wafer 2 while the chuck table 51 is rotated at 300 rpm in the direction indicated by the arrow 51a as shown in
The above rear surface grinding step is followed by the step of etching the rear surface of the semiconductor wafer 2 to project the electrodes from the rear surface of the semiconductor wafer 2. This rear surface etching step is carried out by using a plasma etching apparatus shown in
A lower electrode 65 and an upper electrode 66 are installed in the etching chamber 61a formed by the above housing 61 in such a manner that they are opposed to each other. The lower electrode 65 is made of a conductive material and is composed of a disk-like workpiece holding portion 651 and a columnar support portion 652 projecting from the center portion of the undersurface of the workpiece holding portion 651. The support portion 652 of the lower electrode 65 composed of the disk-like workpiece holding portion 651 and the columnar support portion 652 is inserted into a hole 611b formed in the bottom wall 611 of the housing 61 and supported in a sealed state by an insulator 67 in the bottom wall 611. The lower electrode 65 thus supported in the bottom wall 611 of the housing 61 is electrically connected to a high-frequency power source 68 through the support portion 652.
A circular depressed portion to be fitted 651a which is open at the top is formed in the top portion of the workpiece holding portion 651 constituting the lower electrode 65, and a disk-like adsorption holding member 653 made of a porous ceramic material is fitted in the depressed portion to be fitted 651a. A chamber 651b formed below the adsorption holding member 653 in the depressed portion to be fitted 651a is communicated to a suction means 69 through a communication path 652a formed in the workpiece holding portion 651 and the support portion 652. Therefore, when the workpiece is placed on the adsorption holding member 653 and the suction means 69 is activated to communicate the communication path 652a to a negative pressure source, whereby negative pressure acts on the chamber 651b to suction-hold the workpiece placed on the adsorption holding member 653. When the suction means 69 is activated to make the communication path 652a open to the air, the suction-holding of the workpiece suction-held on the adsorption holding member 653 is canceled.
A cooling path 651c is formed in the lower portion of the workpiece holding portion 651 constituting the lower electrode 65. One end of the cooling path 651c is communicated to a refrigerant introduction path 652b formed in the support portion 652 and the other end of the cooling path 651c is communicated to a refrigerant exhaust path 652c formed in the support portion 652. The refrigerant introduction path 652b and the refrigerant exhaust path 652c are communicated to a refrigerant supply means 70. Therefore, when the refrigerant supply means 70 is activated, a refrigerant is circulated through the refrigerant introduction path 652b, the cooling path 651c and the refrigerant exhaust path 652c. As a result, heat generated at the time of plasma etching treatment which will be described later is transmitted from the lower electrode 65 to the refrigerant, thereby preventing an abnormal rise in the temperature of the lower electrode 65.
The above upper electrode 66 is made of a conductive material and composed of a disk-like gas ejection portion 661 and a columnar support portion 662 projecting from the center portion of the top surface of the gas ejection portion 661. The upper electrode 66 composed of the gas ejection portion 661 and the columnar support portion 662 is arranged such that the gas ejection portion 661 is opposed to the workpiece holding portion 651 constituting the lower electrode 65, and the support portion 662 is inserted into a hole 612a formed in the top wall 612 of the housing 61 and supported in such a manner that it can move in the vertical direction, by a sealing member 71 fitted in the hole 612a. A working member 663 is mounted on the top end of the support portion 662 and connected to a lifting drive means 72. The upper electrode 66 is grounded through the support portion 662.
A plurality of ejection holes 661a which are open to the undersurface are formed in the disk-like gas ejection portion 661 constituting the upper electrode 66. The plurality of ejection holes 661a are communicated to a gas supply means 73 through a communication path 661b formed in the gas ejection portion 661 and a communication path 662a formed in the support portion 662. The gas supply means 73 supplies plasma generating a mixed gas essentially composed of a fluorine-based gas such as SF6 and oxygen.
The plasma etching apparatus 6 in the illustrated embodiment has a control means 74 for controlling the gate operating means 63, the gas exhaust means 64, the high-frequency power source 68, the suction means 69, the refrigerant supply means 70, the lifting drive means 72 and the gas supply means 73. Data on the inside pressure of the etching chamber 61a formed by the housing 61, data on the temperature of the refrigerant (that is, the temperature of the electrode) and data on the flow rate of the gas are supplied to the control means 74 from the gas exhaust means 64, the refrigerant supply means 70 and the gas supply means 73, respectively. The control means 74 outputs control signals based on the above data to the above respective means.
The plasma etching apparatus 6 in the illustrated embodiment is constituted as described above, and a description will be subsequently given of the rear surface etching step for plasma etching the rear surface 20b side of the silicon substrate 20 of the semiconductor wafer 2 which has undergone the rear surface grinding step as described above, to project the electrodes from the rear surface 20b of the silicon substrate 20 of the semiconductor wafer 2.
The gate operating means 63 is first activated to move down the gate 62 in
After the semiconductor wafer 2 is suction-held on the adsorption holding member 653 through the protective member. 4, the gate operating means 63 is activated to move up the gate 62 in
Thereafter, an electrostatic-force generating means arranged to the workpiece holding portion 651 is activated to hold the semiconductor wafer 2 electrostatically and the gas exhaust means 64 is activated to evacuate the inside of the etching chamber 61a formed by the housing 61. After the inside of the etching chamber 61a is evacuated to reduce the inside pressure, the gas supply means 73 is activated to supply a plasma generating gas to the upper electrode 66. The plasma generating gas supplied from the gas supply means 73 is ejected from the plurality of ejection holes 661a toward the rear surface 2b (top surface) of the semiconductor wafer 2 held on the adsorption holding member 653 of the lower electrode 65 through the communication path 662a formed in the support portion 662 and the communication path 661b formed in the gas ejection portion 661. And, the inside of the etching chamber 61a is maintained at a predetermined gas pressure. A high-frequency voltage is applied between the lower electrode 65 and the upper electrode 66 from the high-frequency power source 68 in a state where the plasma generating gas has been thus supplied. Thereby, SF6 plasma is generated in the space between the lower electrode 65 and the upper electrode 66, and an active substance produced by this plasma acts on the rear surface 2b of the semiconductor wafer 2 to etch the rear surface 20b of the silicon substrate 20 of the semiconductor wafer 2.
The above rear surface etching step is carried out under the following conditions, for example.
When the rear surface etching step is carried out under the above processing conditions, the rear surface 20b of the silicon substrate 20 constituting the semiconductor wafer 2 is etched a few μm. As a result, the electrodes 222 are projected a few μm from the rear surface 20b of the silicon substrate 20 of the semiconductor wafer 2 as shown in
After the electrodes 222 are projected from the rear surface 20b of the silicon substrate 20 of the semiconductor wafer 2 and the device area 220 is divided into individual devices 22 by carrying out the rear surface etching step as described above, the semiconductor wafer 2 is carried to the subsequent pick-up step for picking up the individual devices 22. At this point, although the semiconductor wafer 2 is divided into individual devices 22 in a state where it is affixed to the protective member 4, the annular reinforcing portion 230b remains and the shape of the wafer is kept, thereby making it possible to carry the semiconductor wafer 2 easily.
In the wafer processing method in the illustrated embodiment, since the rear surface grinding step or the rear surface etching step is carried out to expose the dividing grooves 201 and the annular groove 202 to the rear surface 20b of the silicon substrate 20 so as to divide the semiconductor wafer 2 into individual devices 22, even when the devices are made thin, the periphery of each device is not chipped unlike when the semiconductor wafer 2 is cut with a cutting machine. In the wafer processing method in the illustrated embodiment, since the rear surface etching step is carried out after the above rear surface grinding step, the electrodes 222 can be projected from the rear surface 20b of the silicon substrate 20 and grinding distortion generated on the rear surface of each device by carrying out the rear surface grinding step can be removed, thereby making it possible to improve the bending strength of the device.
Sekiya, Kazuma, Kajiyama, Keiichi
Patent | Priority | Assignee | Title |
10629445, | Jun 30 2017 | Disco Corporation | Wafer processing method |
7989318, | Dec 08 2008 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for stacking semiconductor dies |
8362593, | Dec 08 2008 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for stacking semiconductor dies |
8629042, | Dec 08 2008 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for stacking semiconductor dies |
8816491, | Jan 13 2009 | Taiwan Semiconductor Manufacturing Company, Ltd. | Stacked integrated chips and methods of fabrication thereof |
Patent | Priority | Assignee | Title |
7115485, | Sep 26 2003 | PRIEWASSER, KARL HEINZ | Method for processing wafer |
7195988, | Jul 01 2003 | Kioxia Corporation | Semiconductor wafer and method of manufacturing a semiconductor device using a separation portion on a peripheral area of the semiconductor wafer |
7559826, | Jul 25 2005 | Disco Corporation | Processing method and grinding apparatus of wafer |
JP3537447, | |||
WO9819337, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 08 2008 | SEKIYA, KAZUMA | Disco Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 021302 | /0784 | |
Jul 08 2008 | KAJIYAMA, KEIICHI | Disco Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 021302 | /0784 | |
Jul 16 2008 | Disco Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Dec 31 2012 | ASPN: Payor Number Assigned. |
May 15 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 25 2017 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 26 2021 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 08 2012 | 4 years fee payment window open |
Jun 08 2013 | 6 months grace period start (w surcharge) |
Dec 08 2013 | patent expiry (for year 4) |
Dec 08 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 08 2016 | 8 years fee payment window open |
Jun 08 2017 | 6 months grace period start (w surcharge) |
Dec 08 2017 | patent expiry (for year 8) |
Dec 08 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 08 2020 | 12 years fee payment window open |
Jun 08 2021 | 6 months grace period start (w surcharge) |
Dec 08 2021 | patent expiry (for year 12) |
Dec 08 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |