A conductor carrier provides, separately manufactured, conductive pathways, on a wafer level, which may be coupled to a wafer of fully fabricated integrated circuits. Such conductor carriers include an insulating body having two major surfaces with conductors disposed on each of those surfaces, and conductors disposed within the insulating body so as to provide signal continuity between various conductors on each of the two surfaces. An assembly can be formed by permanently or removably attaching the conductor carrier to the wafer. conductor carriers may include an evacuation pathway suitable for removing air, or other gases, from between the conductor and the wafer so as to create a pressure differential that urges the conductor carrier into contact with the wafer. conductor carriers may include a groove which is suitable for receiving a sealing ring; and may include a street map which is suitable for providing guidance to a wafer sawing operation.
|
1. A method of providing additional conductive pathways to a plurality of integrated circuits, each integrated circuit having a plurality of terminals, the method comprising:
providing a wafer having a first and a second major surface, the plurality of integrated circuits disposed on a first major surface thereof, each of the plurality of integrated circuits having a plurality of terminals arranged in a common layout, and the plurality of integrated circuits disposed in a repeating pattern over at least a portion of the first major surface;
providing a conductor carrier having a first major surface and a second major surface, a first plurality of contact terminals disposed on the first major surface of the conductor carrier in a pattern that corresponds to the terminal layout of the plurality of integrated circuits;
providing a street map on the second major surface of the conductor carrier; and
attaching the conductor carrier to the wafer such that the first major surface of the wafer and the first major surface of the conductor carrier are facing each other, and such that at least a portion of the terminals of the integrated circuits are in electrical contact with the first plurality of contact terminals;
wherein each of the first plurality of contact terminals is electrically coupled to a corresponding one of a second plurality of contact terminals disposed on the second major surface of the conductor carrier.
2. The method of
4. The method of
5. The method of
6. The method of
9. The method of
10. The method of
11. The method of
12. The method of
13. The method of
14. The method of
15. The method of
|
This is a divisional application of previously filed application Ser. No. 10/370,393; entitled, “Methods and Apparatus For Addition of Electrical Conductors To Previously Fabricated Device”, which was filed 19 Feb. 2003 now U.S. Pat. No. 6,991,969.
The present invention relates generally to manufacturing and assembly of electronic devices, and more particularly relates to methods and apparatus for providing additional electrical conductors for an integrated circuit, a microelectromechanical device, or similar structures, subsequent to the manufacture of thereof.
Integrated circuit manufacturing provides a substantial portion of the electronic components in use today. Although there are many different manufacturing processes for producing a finished integrated circuit, almost all of these processes have certain aspects in common. For example, it is common to fabricate integrated circuits on roughly circular semiconductor substrates, or wafers. Further, it is common to form such integrated circuits so that conductive regions disposed on, or close to, the uppermost layers of the integrated circuits are available to act as terminals for connection to various electrical elements disposed in, or on, the lower layers of those integrated circuits.
In conventional integrated circuit manufacturing processes it is common for terminals, such as those mentioned above to be brought into contact with probes for testing, and further to be contacted with bond wires or solder bumps for connection of the integrated circuit to a package, board, or similar environment.
Conventional integrated circuit manufacturing processes, typically produce fixed electrically conductive pathways, in the form of lines of metal, metal alloys, or metal laminate stacks. Generally these metal lines unchangeable by the time a wafer is ready for testing and assembly. Although, it is noted that, it is known to make minor changes to the fixed interconnect pattern subsequent to the conventional manufacturing process by means such as laser editing, fuse blowing, or focused ion beam cutting or deposition. However, these methods are not suitable for making any large scale changes to the fixed interconnect pathways of individual integrated circuits, and certainly are not suitable for making such changes to a large number of integrated circuits as would be found in a manufacturing environment.
Briefly, a conductor carrier in accordance with the present invention is a structure that provides additional conductive pathways, on a wafer level, which may be coupled to fully fabricated integrated circuits. Such a conductor carrier may comprise an insulating body having two major surfaces with conductors disposed on each of the two major surfaces, and conductors disposed within the insulating body so as to provide signal continuity between various conductors on each of the two major surfaces. An assembly can be formed from the wafer, which includes integrated circuits, and the separately manufactured conductor carrier. In such an assembly the conductor carrier may be permanently or removably attached to the wafer.
In a further aspect, such conductor carriers may include an evacuation pathway suitable for removing air, or other ambient gases, from between the conductor and the wafer so as to create a pressure differential that urges the conductor carrier into contact with the wafer.
In a still further aspect, such conductor carriers may include a groove which is suitable for receiving a sealing ring.
In a still further aspect, such conductor carriers may include a street map which is suitable for providing guidance to a wafer sawing operation.
It would be desirable to provide methods and apparatus for providing one or more conductive structures, which are manufactured separately from the wafers, in electrical contact with the one or more conductive structures of the integrated circuits on a wafer, subsequent to the manufacturing of the integrated circuits disposed on that wafer.
Various embodiments of the present invention provide, on a wafer level, a facility for adding additional interconnections to fully fabricated integrated circuits. Conductor carriers in accordance with the present invention may be permanently, or removably attached to a wafer containing a number of fabricated integrated circuits.
Reference herein to “one embodiment”, “an embodiment”, or similar formulations, means that a particular feature, structure, operation, or characteristic described in connection with the embodiment, is included in at least one embodiment of the present invention. Thus, the appearances of such phrases or formulations herein are not necessarily all referring to the same embodiment. Furthermore, various particular features, structures, operations, or characteristics may be combined in any suitable manner in one or more embodiments.
Terminology
Substrate, as used herein, refers to the physical object which is the basic workpiece that is transformed by various process operations into the desired microelectronic configuration. A substrate may also be referred to as a wafer. Wafers, may be made of semiconducting, non-semiconducting, or combinations of semiconducting and non-semiconducting materials.
Contact pads refer to regions of conductive material, typically a metal, metal alloy, or stack structure including several layers of metals and/or metal alloys, that are present, typically, at the uppermost layer of conductive material of an integrated circuit. Such pads are also sometimes referred to as bonding pads, or chip pads, and these terms are well understood in the integrated circuit industry. Contact pads are terminals which provide for electrical connection to be made between the integrated circuit and external devices.
In an alternative method of providing electrical connections to devices external to the integrated circuit, gold bumps, solder bumps, or solder balls, are used rather than the contact pads described above. It is noted that either contact pads, gold bumps, solder bumps, solder balls, or any other form of terminal suitable for external connection that is disposed on integrated circuits can be used with various embodiments of the present invention.
The expressions, laser cutting, laser editing, laser etching, laser machining, laser micro-machining, laser processing, laser scribing, and similar terms and expressions are sometimes used interchangeably. As used herein, these expressions refer to a process of removing material from a workpiece by exposing that workpiece to the output of a laser.
The Apparatus
Referring to
It is noted the electrical pathways and contacts may be made from metal, metal alloys, or any other suitable material for carrying a signal, such as, but not limited to, electrically conductive polymers. Gold, nickel plated copper, and conductive elastomers are examples of materials suitable for forming the electrical contacts and pathways.
Conductor carrier 100 further includes a plurality of electrical vias 112 disposed in body 102, between first major surface 104 and second major surface 106 so as to provide electrically conductive paths between at least a portion of the first plurality electrical contacts 108 and a corresponding portion of the second plurality of electrical contacts 110. In the illustrative embodiment of
As can be seen in the figures, vias 112 need not have pathways that are solely perpendicular to major surfaces 104, 106. In fact, as indicated in the figures by at least some vias 112 having at least a portion of their paths in a direction of travel that is parallel to major surfaces 104, 106, conductor carrier 100 may have one or more intermediate layers of conductive interconnect lines.
It is noted that more than one evacuation pathway may be present in a conductor carrier. Further, in those instances where a plurality of evacuation pathways are present in a conductor carrier, more than one evacuation pathway may be employed in evacuating air, or other gases, from between the conductor carrier and the wafer.
In an alternative embodiment, a membrane pump, rather than a pressure differential source, may be used in connection with evacuation pathway 214. Such a membrane pump is known to operate by means of preferentially passing in one direction, the gas or gases to be removed. In one embodiment of the present invention which utilizes the membrane pump, an inert gas such as, but not limited to nitrogen, is introduced into the space between the wafer and the conductor carrier. In one embodiment of the present invention, the inert gas is introduced at a pressure that is less than atmospheric pressure. This can be used as a maintenance feature by which undesired atmospheric components are preferentially kept out of the space between the wafer and the conductor carrier, and/or lower pressure is maintained.
Conductor carrier 100 is adapted for attachment to a substrate such as wafer 120 shown in
Referring to
Alternatively, the sealing ring may be formed of a material (e.g., a silicone gel) such that a substantially air-tight seal is formed when the air, or other gas, is partly or completely removed from between conductor carrier 100 and the wafer. It is desirable that a sealing ring material of this type have a set of characteristics such that the material does not adversely impact the operational, or functional, aspects of any of the integrated circuits of the wafer. For example, a low ionic concentration silicone that is specifically made for direct wafer contact without adhesion. That is, it is preferable for the adherence of the silicone to the conductor carrier be greater than the adherence of the silicone to the wafer.
In alternative configurations of the present invention, a sealing gasket may be disposed between the conductor carrier and the wafer without the a groove being present in the conductor carrier to receive the sealing gasket.
Referring to
Referring to
In one embodiment of the present invention, street map 502 is formed of the same material as electrical contacts 110. In an alternative embodiment, street map 502 is formed by etching trenches into surface 106. In a still further embodiment, street map 502 is formed from ink, paint, or similarly observable marking materials.
In a manner similar to the formation of street map 502 on an upper surface of conductor carrier 100, other useful information may be provided so as to be observable on the upper surface of conductor carrier 100. For example, some integrated circuit manufacturing processes include marking individual integrated circuits with codes, or other such identifying information. Such marking may be done by laser scribing as is known in this field. In one embodiment of the present invention, the information that has been scribed, or otherwise formed, on integrated circuits of the wafer, is scanned, and reproduced on the upper surface of conductor carrier 100. In one embodiment, the positional integrity of the scanned information is maintained. In other words, the scanned information is rewritten at locations on the upper surface of conductor carrier 100 that correspond to the locations on the wafer from which the information was obtained.
As illustrated in
Alternative Arrangements
As described above in connection with
In a further alternative arrangement, an adhesive, or bonding, material used for attaching a conductor carrier to a wafer, may be heat or light activated. It is noted that such an adhesive, within the scope of the present invention, may also be deactivated by heat or light.
In a still further alternative arrangement, a conductor carrier is attached to a wafer by means of solder bumps disposed between the conductor carrier and the wafer. Bonding between the conductor carrier and the wafer may be achieved by heating the solder bumps with laser energy. A laser may be directed through the conductor carrier such that energy is deposited in a solder bump, or solder ball, disposed between a contact pad of the conductor carrier and a contact pad of the wafer. A plurality of such soldered contacts serves to bond the conductor carrier to the wafer.
Embodiments of the present invention find application in conjunction with integrated circuits and similar microelectronic devices such as, but not limited to, microelectromechanical systems.
Various embodiments of the present invention provide means for permanently or removably attaching additional interconnect lines to one or more fully fabricated integrated circuits, while those integrated circuits are still in wafer form.
An advantage of some embodiments of the present invention includes providing one or more electrically conductive pathways which can be coupled to one or more electrical terminals of two or more unsingulated integrated circuits.
A further advantage of some embodiments of the present invention is that the conductors provided by the conductor carrier may be thicker, or of a different material, than is possible to provide on the integrated circuit itself.
It is noted that many alternative embodiments in accordance with the present invention are possible. In one such alternative, the pathways provided by embodiments of the present invention are optical pathways rather than electrical pathways. Other alternative may include both electrical and optical pathways.
It is to be understood that the present invention is not limited to the embodiments described above, but encompasses any and all embodiments within the scope of the subjoined Claims and their equivalents.
Patent | Priority | Assignee | Title |
8704544, | Jun 09 2006 | TRANSLARITY, INC | Method and apparatus for multi-planar edge-extended wafer translator |
Patent | Priority | Assignee | Title |
5346861, | Sep 24 1990 | Tessera, Inc | Semiconductor chip assemblies and methods of making same |
5612576, | Oct 13 1992 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Self-opening vent hole in an overmolded semiconductor device |
6417029, | Dec 12 1996 | Tessera, Inc | Compliant package with conductive elastomeric posts |
6730541, | Nov 20 1997 | Texas Instruments Incorporated | Wafer-scale assembly of chip-size packages |
6991969, | Feb 19 2003 | TRANSLARITY, INC | Methods and apparatus for addition of electrical conductors to previously fabricated device |
7282931, | Feb 19 2003 | TRANSLARITY, INC | Full wafer contacter and applications thereof |
20010044197, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 23 2006 | Advanced Inquiry Systems, Inc. | (assignment on the face of the patent) | / | |||
Sep 11 2009 | ADVANCED INQUIRY SYSTEMS, INC | QUINTESSENCE FUND LP | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 023282 | /0070 | |
Sep 11 2009 | ADVANCED INQUIRY SYSTEMS, INC | QVT FUND LP | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 023282 | /0070 | |
Sep 11 2009 | ADVANCED INQUIRY SYSTEMS, INC | PENINSULA TECHNOLOGY FUND, LP | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 023282 | /0070 | |
Sep 11 2009 | ADVANCED INQUIRY SYSTEMS, INC | PENINSULA MASTER FUND, LTD | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 023282 | /0070 | |
Sep 21 2009 | QUINTESSENCE FUND LP | ADVANCED INQUIRY SYSTEMS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 055849 | /0609 | |
Sep 21 2009 | QVT FUND LP | ADVANCED INQUIRY SYSTEMS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 055849 | /0609 | |
Sep 21 2009 | PENINSULA TECHNOLOGY FUND, LP | ADVANCED INQUIRY SYSTEMS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 055849 | /0609 | |
Sep 21 2009 | PENINSULA MASTER FUND, LTD | ADVANCED INQUIRY SYSTEMS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 055849 | /0609 | |
Nov 12 2009 | JOHNSON, MORGAN T | ADVANCED INQUIRY SYSTEMS, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023531 | /0683 | |
Nov 17 2014 | ADVANCED INQUIRY SYSTEMS, INC | TRANSLARITY, INC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 035203 | /0773 |
Date | Maintenance Fee Events |
May 29 2013 | M2551: Payment of Maintenance Fee, 4th Yr, Small Entity. |
Jun 15 2017 | M2552: Payment of Maintenance Fee, 8th Yr, Small Entity. |
Jun 16 2021 | M2553: Payment of Maintenance Fee, 12th Yr, Small Entity. |
Date | Maintenance Schedule |
Dec 29 2012 | 4 years fee payment window open |
Jun 29 2013 | 6 months grace period start (w surcharge) |
Dec 29 2013 | patent expiry (for year 4) |
Dec 29 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 29 2016 | 8 years fee payment window open |
Jun 29 2017 | 6 months grace period start (w surcharge) |
Dec 29 2017 | patent expiry (for year 8) |
Dec 29 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 29 2020 | 12 years fee payment window open |
Jun 29 2021 | 6 months grace period start (w surcharge) |
Dec 29 2021 | patent expiry (for year 12) |
Dec 29 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |