A current mirror circuit has a first mos transistor to which an input current is supplied. The first mos transistor has a gate formed of polysilicon. A second mos transistor has a gate formed of polysilicon and connected directly to the gate of the first mos transistor via a polysilicon layer for producing an output current whose magnitude is a magnitude of the input current multiplied by a current mirror ratio. A fuse has one terminal connected to a gate portion between the gate of the first mos transistor and the gate of the second mos transistor and another terminal that is grounded.
|
3. A current mirror circuit comprising:
a pair of mos transistors each having a gate formed of polysilicon;
a polysilicon element directly interconnecting the gates of the mos transistors to one another; and
a fuse having one terminal connected to the polysilicon element and another terminal connected to a ground.
1. A current mirror circuit, comprising:
a first mos transistor to which an input current is supplied, the first mos transistor having a gate formed of polysilicon;
a second mos transistor having a gate formed of polysilicon and connected directly to the gate of the first mos transistor via a polysilicon layer for producing an output current whose magnitude is a magnitude of the input current multiplied by a current mirror ratio; and
a fuse having one terminal connected to a gate portion between the gate of the first mos transistor and the gate of the second mos transistor and another terminal that is grounded.
2. A current mirror circuit according to
4. A current mirror circuit according to
5. A current mirror circuit according to
6. A current mirror circuit according to
7. A current mirror circuit according to
|
1. Field of the Invention
The present invention relates to a method of forming a current mirror circuit that suppresses a deviation in mirror ratio of the current mirror circuit.
2. Description of the Related Art
In the current mirror circuit having the above-mentioned configuration, an input current i1 is supplied to the source of the MOS transistor 301 from the current source 303. An output current i2 flowing through the source of the MOS transistor 302 is controlled by a voltage applied to the gate thereof. A ratio i2/i1 (current mirror ratio) between the input current i1 and the output current i2 is determined based on a ratio of transistor size W/L's between the MOS transistor 301 and the MOS transistor 302. In this case, W represents a gate width of a MOS transistor and L represents a gate length of a MOS transistor. For example, when the ratio between the MOS transistor 301 and the MOS transistor 302, which form the current mirror circuit, is 1:100, a current 100 times as much as a current flowing through the MOS transistor 301 flows through the MOS transistor 302 (for example, see JP 2001-175343 A).
However, while the current mirror ratio i2/i1 is determined by the sizes of the MOS transistors, there is a problem in that the current mirror ratio i2/i1 deviates from a desired value in many cases due to process variation and nonuniformity over a surface of a semiconductor substrate. For one reason, there occurs a deviation in threshold voltage caused by charging to the gate during production process (in-process). This is because the potentials of gates of the adjacent MOS transistors forming a current mirror circuit are floating until the gates are connected to each other via a metal interconnect, and because the degree of influence of the charge varies according to gate area.
The present invention has been made in view of the above-mentioned circumstances, and it is an object of the present invention to provide a method of forming a current mirror circuit capable of obtaining a current mirror ratio with high accuracy by reducing an effect of charge caused in-process.
In order to solve the above-mentioned problem, the present invention employs the following means:
(1) a current mirror circuit including: a first MOS transistor to which an input current is supplied; and a second MOS transistor having a gate connected to a gate of the first MOS transistor, for outputting a current for mirroring the input current, characterized in that: the gate of the first MOS transistor and the gate of the second MOS transistor are each formed of polysilicon; and the gate of the first MOS transistor and the gate of the second MOS transistor are directly connected to each other with the polysilicon;
(2) a current mirror circuit further including a fuse, characterized in that: one end of the fuse is connected to a gate portion between the gate of the first MOS transistor and the gate of the second MOS transistor, which are directly connected to each other with the polysilicon; and another end of the fuse is grounded to a substrate; and
(3) a current mirror circuit, characterized in that the fuse is cut off during a trimming process, which is executed after a production process of the current mirror circuit, is finished.
As described above, in the present invention, the gates of the adjacent MOS transistors forming the current mirror circuit are directly connected to each other with the polysilicon, and the fuse connected to the substrate is connected to the gate portion, whereby the effect of the charge on each gate of the adjacent MOS transistors in-process can be evenly distributed. As a result, the deviation in threshold value can be reduced.
In the accompanying drawings:
Hereinafter, an embodiment of the present invention will be described with reference to the drawings. First, with reference to
Next, a wiring metal is deposited by sputtering or the like and patterning is performed, whereby wiring metals 212 are connected to each surface of the drain high concentration region 208 and the source high concentration region 209 through the contact holes 211.
Further, a fuse 213 directly connected to a substrate is formed on the field insulating film 203, which is formed by the LOCOS process, with the polysilicon 207, and is connected to a gate electrode portion between the gate 207a and the gate 207b which are directly connected with the polysilicon 207. As a result, the charge applied to the gate electrode portion between the gate 207a and the gate 207b in-process can be dissipated to the semiconductor substrate 201 with efficiency. When a production process of a semiconductor wafer is finished, the fuse 213 completes its role. Accordingly, as long as the fuse 213 is cut off during a trimming process which is one of subsequent inspection steps, there occurs no problem in performance of an IC.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5757175, | Aug 06 1996 | Renesas Electronics Corporation | Constant current generating circuit |
5856215, | Aug 25 1995 | Hyundai Electronics Industries Co., Ltd. | Method of fabricating a CMOS transistor |
JP2001175343, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 22 2008 | Seiko Instruments Inc. | (assignment on the face of the patent) | / | |||
May 15 2008 | MINAMI, YUKIMASA | Seiko Instruments Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 021013 | /0439 | |
Jan 05 2016 | Seiko Instruments Inc | SII Semiconductor Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 038058 | /0892 | |
Jan 05 2018 | SII Semiconductor Corporation | ABLIC INC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 045567 | /0927 |
Date | Maintenance Fee Events |
Mar 13 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 10 2015 | ASPN: Payor Number Assigned. |
Jul 13 2017 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Sep 13 2021 | REM: Maintenance Fee Reminder Mailed. |
Feb 28 2022 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jan 26 2013 | 4 years fee payment window open |
Jul 26 2013 | 6 months grace period start (w surcharge) |
Jan 26 2014 | patent expiry (for year 4) |
Jan 26 2016 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 26 2017 | 8 years fee payment window open |
Jul 26 2017 | 6 months grace period start (w surcharge) |
Jan 26 2018 | patent expiry (for year 8) |
Jan 26 2020 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 26 2021 | 12 years fee payment window open |
Jul 26 2021 | 6 months grace period start (w surcharge) |
Jan 26 2022 | patent expiry (for year 12) |
Jan 26 2024 | 2 years to revive unintentionally abandoned end. (for year 12) |