A design structure including a voltage translator circuit and a method for operating the same. The voltage translator circuit includes (a) an input node, an output node, and a ground node; (b) a voltage divider circuit including a first and second resistors coupled in series between the input node and the ground node; (c) a first circuit coupled to a first voltage and to the input node; (d) a second circuit coupled to the output node; and (e) a capacitive circuit having a first and second capacitive nodes. The first capacitive node is coupled to the voltage divider circuit. The second capacitive node is coupled (i) to the first voltage via the first circuit, and (ii) to the output node via the second circuit. In response to the input node changing towards the first voltage, the first circuit may disconnect the second capacitive node from the first voltage.

Patent
   7681152
Priority
Jan 12 2006
Filed
Jul 16 2007
Issued
Mar 16 2010
Expiry
Jul 27 2026

TERM.DISCL.
Extension
196 days
Assg.orig
Entity
Large
2
3
EXPIRED
1. A design structure in the format of a text file or a graphical representation of a circuit, the design structure stored in a machine readable storage medium, the design structure comprising a voltage translator circuit, the voltage translator circuit comprising:
(a) an input node, an output node, and a ground node, wherein the ground node is electrically coupled to ground;
(b) a voltage divider circuit including a first resistor and a second resistor electrically coupled in series between the input node and the ground node;
(c) a first circuit electrically coupled to a first voltage and to the input node;
(d) a second circuit electrically coupled to the output node; and
(e) a capacitive circuit having a first capacitive node and a second capacitive node, wherein the first capacitive node is electrically coupled to the voltage divider circuit,
wherein the second capacitive node is electrically coupled to the first voltage via the first circuit,
wherein the second capacitive node is electrically coupled to the output node via the second circuit, and
wherein in response to the input node changing in voltage level towards the first voltage, the first circuit is capable of electrically disconnecting the second capacitive node from the first voltage.
2. The design structure of claim 1, wherein in response to the input node changing in voltage level from the first voltage to ground, the first circuit is capable of electrically connecting the second capacitive node to the first voltage.
3. The design structure of claim 1, wherein in response to the input node changing in voltage level towards the first voltage, the voltage divider circuit and the capacitive circuit are capable of changing the second capacitive node from the first voltage to a second voltage.
4. The design structure of claim 3,
wherein the capacitive circuit comprises a capacitor electrically coupled between the first and second capacitive nodes, wherein V1×R1/(R1+R0)=V2−V1,
wherein R0 and R1 are the resistances of the first and second resistors, respectively, and
wherein V1 and V2 are the first and second voltages, respectively.
5. The design structure of claim 1, wherein in response to the input node changing in voltage level from the first voltage to ground, the voltage divider circuit and the capacitive circuit are capable of changing the second capacitive node from a second voltage to the first voltage.
6. The design structure of claim 1, wherein in response to the input node changing in voltage level towards the first voltage, the transfer second circuit is capable of (i) electrically connecting the second capacitive node to the output node, and (ii) electrically disconnecting the output node from the ground node.
7. The design structure of claim 1, wherein in response to the input node changing in voltage level from the first voltage to ground node, the transfer second circuit is capable of (i) electrically disconnecting the second capacitive node from the output node, and (ii) electrically connecting the output node to the ground node.
8. The design structure of claim 1, wherein the transfer second circuit comprises:
A P-channel transistor electrically coupled between the second capacitive node and the output node; and
An N-channel transistor electrically coupled between the output node and the ground node.
9. The design structure of claim 1, further comprising a buffer circuit electrically coupled to a second voltage, to the output node, and to the ground node.
10. The design structure of claim 9, wherein the buffer circuit comprises a CMOS inverter.
11. The design structure of claim 1, wherein the design structure comprises a netlist, which describes the circuit.
12. The design structure of claim 1, wherein the design structure resides on a GDS storage medium.
13. The design structure of claim 1, wherein the design structure includes at least one item selected from the group consisting of test data files, characterization data, verification data, and design specifications.

The present U.S. utility patent application is a continuation in part of U.S. patent application Ser. No. 11/275,538 titled, “Voltage Translator Circuits Using Capacitive Techniques”, filed Jan. 12, 2006 now U.S. Pat. No. 7,288,981 and is assigned to the present Assignee.

1. Technical Field

The present invention relates to design structures comprising voltage translator circuits, and more particularly, to voltage translator circuits using capacitive techniques.

2. Related Art

In the operation of a typical voltage translator, there are many current spikes. Therefore, there is a need for a voltage translator circuit (and a method for operating the same) that has fewer current spikes than in the prior art.

The present invention provides a design structure for a voltage translator circuit, comprising (a) an input node, an output node, and a ground node, wherein the ground node is electrically coupled to ground; (b) a voltage divider circuit including a first resistor and a second resistor electrically coupled in series between the input node and the ground node; (c) a start voltage circuit electrically coupled to a first voltage and to the input node; (d) a transfer circuit electrically coupled to the output node; and (e) a capacitive circuit having a first capacitive node and a second capacitive node, wherein the first capacitive node is electrically coupled to the voltage divider circuit, wherein the second capacitive node is electrically coupled to the first voltage via the start voltage circuit, wherein the second capacitive node is electrically coupled to the output node via the transfer circuit, and wherein in response to the input node changing in voltage level towards the first voltage, the start voltage circuit is capable of electrically disconnecting the second capacitive node from the first voltage.

The present invention also provides a circuit operation method, comprising providing a voltage translator circuit which includes: (a) an input node, an output node, and a ground node, wherein the ground node is electrically coupled to ground, (b) a voltage divider circuit including a first resistor and a second resistor electrically coupled in series between the input node and the ground node, (c) a start voltage circuit electrically coupled to a first voltage and to the input node, (d) a transfer circuit electrically coupled to the output node, and (e) a capacitive circuit having a first capacitive node and a second capacitive node, wherein the first capacitive node is electrically coupled to the voltage divider circuit, wherein the second capacitive node is electrically coupled to the first voltage via the start voltage circuit, and wherein the second capacitive node is electrically coupled to the output node via the transfer circuit; and in response to the input node changing in voltage level towards the first voltage, using the start voltage circuit to electrically disconnect the second capacitive node from the first voltage.

The present invention also provides a voltage translator circuit, comprising (a) an input node, an output node, and a ground node, wherein the ground node is electrically coupled to ground; (b) a voltage divider circuit including a first resistor and a second resistor electrically coupled in series between the input node and the ground node; (c) a start voltage circuit electrically coupled to a first voltage and to the input node; (d) a transfer circuit electrically coupled to the output node; and (e) a capacitive circuit having a first capacitive node and a second capacitive node, wherein the first capacitive node is electrically coupled to the voltage divider circuit, wherein the second capacitive node is electrically coupled to the first voltage via the start voltage circuit, wherein the second capacitive node is electrically coupled to the output node via the transfer circuit, wherein in response to the input node changing in voltage level towards the first voltage, the start voltage circuit is capable of electrically disconnecting the second capacitive node from the first voltage, wherein in response to the input node changing in voltage level towards the first voltage, the voltage divider circuit and the capacitive circuit are capable of changing the second capacitive node from the first voltage to a second voltage, and wherein in response to the input node changing in voltage level towards the first voltage, the transfer circuit is capable of (i) electrically connecting the second capacitive node to the output node, and (ii) electrically disconnecting the output node from the ground node.

The present invention provides a design structure for a voltage translator circuit (and a method for operating the same) using a capacitive technique that has fewer current spikes than the prior art.

FIG. 1 shows the diagram of a design structure comprising a voltage translator circuit, in accordance with embodiments of the present invention.

FIG. 2 shows a diagram which illustrates the waveforms of different signals at different nodes of the voltage translator circuit of FIG. 1, in accordance with embodiments of the present invention.

FIG. 3 shows a diagram of an exemplary design flow process in which the design structure of the present invention is processed into a form useful for developing and manufacturing voltage translator circuits.

FIG. 1 shows the diagram of a design structure for a voltage translator circuit 100, in accordance with embodiments of the present invention.

More specifically, with reference to FIG. 1, in one embodiment, the voltage translator circuit 100 comprises an input terminal INP, an output terminal OUT, a lower voltage supply VOLT1, a higher voltage supply VOLT2, and a ground voltage supply VSS. In one embodiment, the lower voltage VOLT1 is at 1 volt, the higher voltage VOLT2 is at 1.6 volt, and the ground voltage VSS is typically at 0 volt. In one embodiment, the circuit 100 further comprises PFETs (P-channel Field Effect Transistor) T1, T3, T4, T7, T8, and T11; NFETs (N-channel Field Effect Transistor) T2, T6, T9, T12, and T28; resistors R0 and R1; and a capacitor C0. Illustratively, T1, T2, T3, T4, T6, T7, T8, T9, T11, T12, T28, R0, R1, C0, VOLT1, VOLT2, and VSS are electrically coupled together as shown in FIG. 1. In one embodiment, the resistances of the resistors R0 and R1 are selected such that:
VOLT2−VOLT1=VOLT1×R1/(R1+R0)  (1)

This equation (1) is called a design equation (1). To make description of the present invention simple, let y=VOLT2−VOLT1.

In one embodiment, the operation of the voltage translator circuit 100 is as follows. Assume that, the input terminal INP is initially at 0 volt. Therefore, T4 is on and T6 is off. As a result, a node Inpb1 is at VOLT1.

As a result of node Inpb1 being at VOLT1, T9 is on. Therefore, a node Capbase is electrically coupled to ground via T9. As a result, the voltage of the node Capbase (VCapbase) is at 0 volt. In addition, node Inpb1 being at VOLT1 turns off T3 and turns on T2. As a result, a node INT0 is electrically coupled to the input terminal INP via T2, resulting in node INT0 being at 0 volt. Node INT0 being at 0 volt turns on T1. Besides, the input terminal INP being at 0 volt turns on T8. Because T1 and T8 are on, node Q3 is at VOLT1, resulting in the capacitor C0 being charged with a voltage of VOLT1 across the capacitor C0.

Also, because node Inpb1 is at VOLT1, T7 is off. Hence, there is no electrical connection between node Q3 and a node Q2. Besides, T28 is on due to node Inpb1 being at VOLT1. Therefore, node Q2 is linked to ground via T28, resulting in node Q2 being at 0 volt. Because node Q2 is at 0 volt, T11 is on and T12 is off. Therefore, the output terminal OUT is at VOLT2.

In short, the input terminal INP being at 0 volt causes output terminal OUT to be at VOLT2.

Next, in one embodiment, assume the input terminal INP rises from 0 volt to VOLT. As a result, T4 is turned off and T6 is turned on. In response, node Inpb1 decreases from VOLT1 to 0 volt. As a result, T9 is turned off. Besides, R0 and R1 form a voltage divider circuit. Therefore, at node Capbase, VCapbase goes from 0 volt to VOLT1×R1/(R1+R0). As a result of the design equation (1), in which VOLT1×R1/(R1+R0)=(VOLT2−VOLT1), when INP goes from 0 to VOLT1, VCapbase goes from 0 volt to y=(VOLT2−VOLT1).

In one embodiment, the capacitance of the capacitor C0 is such that the voltage across C0 essentially does not change instantaneously when VCapbase changes from 0 volt to y. As a result, when VCapbase changes from 0 volt to y=(VOLT2−VOLT1), node Q3 jumps from the previous value of VOLT1 to (VOLT1+y)=VOLT1+(VOLT2−VOLT1)=VOLT2.

Input terminal INP increasing from 0 volt to VOLT1 turns off T8. Besides, node Inpb1 falling from VOLT1 down to 0 volt turns off T2 and turns on T3. As a result, node INT0 has the same voltage level as node Q3. Therefore, node INT0 is at VOLT2. As a result, T1 is turned off.

As a result of node Inpb1 going from VOLT1 down to 0 volt, T28 is turned off and T7 is turned on. Therefore, the voltage level of Q2 is equal to the voltage level of Q3 which is VOLT2. In response, T11 is turned off and T12 is turned on. As a result, the output terminal OUT is electrically coupled to ground via T12. Therefore, the output terminal OUT is at 0 volt.

In short, the input terminal INP rising from 0 volt to VOLT1 causes the output terminal OUT to change from VOLT2 down to 0 volt.

Next, in one embodiment, assume the input terminal INP decreases from VOLT1 to 0 volt. As a result, T4 is turned on and T6 is turned off. In response, node Inpb1 is electrically coupled to VOLT1 via T4. As a result, node Inpb1 changes from 0 volt to VOLT1. Therefore, T9 is turned on.

At node Capbase, VCapbase goes from y=(VOLT2−VOLT1) to 0 volt. Since the voltage across the capacitor C0 cannot change instantaneously, node Q3 drops from the previous value of VOLT2 down to VOLT2−y=VOLT2−(VOLT2−VOLT1)=VOLT1.

It should be noted that when node INP goes from 0 volt to VOLT1, T1 and T8 are turned on. This helps bring node Q3 to the voltage level VOLT1. More specifically, because T8 is electrically coupled to the input terminal INP which is at 0 volt, T8 is turned on. Node Inpb1 being at VOLT1 turns off T3 and turns on T2. Hence, node INT0 is electrically coupled to the input terminal INP. As a result, node INT0 goes to 0 volt. In response, T1 is turned on. Because both T1 and T8 are turned on, node Q3 takes the voltage level VOLT1 as described above.

On the other hand, node Inpb1 changing from 0 volt to VOLT1 turns off T7. Hence, node Q3 becomes electrically disconnected from node Q2. Also, T28 is turned on due to node Inpb1 changing from 0 volt to VOLT1. As a result, node Q2 is electrically coupled to ground via T28 and node Q2 goes to 0 volt. In response, T11 is turned on and T12 is turned off. As a result, the output terminal OUT is electrically coupled to VOLT2 via T11. Therefore, the output terminal OUT has the voltage level VOLT2.

In short, the input terminal INP decreasing from VOLT1 to 0 volt causes the output terminal OUT to rise from 0 volt to VOLT2.

As can be seen in FIG. 1, node VOLT1 is connected to ground via the capacitor C0 whereas node VOLT2 is connected to ground via the CMOS inverter T11, T12. As a result, current spikes during the operation of the voltage translator circuit 100 are minimized.

In one embodiment, the voltage translator circuit 100 is programmable for adaptability to different voltage domains by using a variable capacitor C0 and variable resistors R0 and R1. Illustratively, for given values of VOLT1 and VOLT2, the resistors R0 and R1 can be varied to satisfy the design equation (1) so that the circuit 100 can be used to translate from one voltage domain (0 volt to VOLT1) to the other voltage domain (0 volt to VOLT2).

In one embodiment, the variable resistors R0 and R1 have resistance control inputs so that the resistances of R0 and R1 can be varied by applying appropriate control signals to the resistance control inputs. In one embodiment, the variable capacitor C0 has capacitance control inputs so that the capacitance of C0 can be varied by applying appropriate control signals to the capacitance control inputs.

The capacitance of C0 determines how quickly node Q3 follows node Capbase in voltage. The higher the capacitance of C0 is, the more closely node Q3 follows node Capbase. In one embodiment, the operating frequency of the voltage translator circuit 100 can be as high as 1000 MHz.

In summary, when the input terminal INP is initially at 0 volt, a start voltage circuit (including T1, T2, T3, T4, T6, and T8) and the voltage divider circuit (including R0 and R1) ensure that node Q3 is at VOLT1. In response, the output terminal OUT is at VOLT2. When the input terminal INP rises from 0 volt to VOLT1, the start voltage circuit stops driving node Q3 such that the voltage divider circuit (including R0 and R1) and the capacitor C0 can drive Q3 from VOLT1 up to VOLT2. As a result, the output terminal OUT falls from VOLT2 down to 0 volt. Next, when the input terminal INP falls from VOLT1 down to 0 volt, the start voltage circuit and the voltage divider circuit ensure that node Q3 goes back to VOLT1 to be ready for the next cycle. As a result, the output terminal OUT rises from 0 up to VOLT2. It should be noted that node Q2 can also be considered as an output node of the voltage translator circuit 100. This is because when INP rises from 0 volt to VOLT1, node Q2 changes from 0 volt to VOLT2 and when INP falls from VOLT1 down to 0 volt, node Q2 changes from VOLT2 to 0 volt. Besides, the CMOS inverter (including T11 and T12) can be considered as a buffer circuit that couples node Q2 to the output terminal OUT.

FIG. 2 shows a diagram 200 which illustrates the waveforms of different signals at different nodes of the voltage translator circuit 100 of FIG. 1, in accordance with embodiments of the present invention.

More specifically, in one embodiment, the diagram 200 shows reduction in current spike of the present invention in comparison with prior art. In one embodiment, line 201 illustrates the incoming signal at node INP. Line 202 illustrates the current going from the voltage supply VOLT1 to the ground voltage supply VSS in the prior art (i.e., when a conventional voltage translator is used instead of the circuit 100 of FIG. 1). Line 203 illustrates the current going from the voltage supply VOLT2 to the ground voltage supply VSS in the prior art. Line 204 illustrates the current going from the voltage supply VOLT1 to the ground voltage supply VSS in the present invention. Line 205 illustrates the current going from the voltage supply VOLT2 to the ground voltage supply VSS in the present invention.

As can be seen in FIG. 2, the lines 202 and 204 illustrate the current spikes which go from the VOLT1 to the ground in the prior art and in the present invention, respectively. Besides, the lines 203 and 205 illustrate the current spikes which go from the VOLT2 to the ground in the prior art and the present invention, respectively. It is obvious that the current spike from VOLT2 of the present invention is reduced in comparison with the prior art. The current spike from VOLT2 of the present invention has a peak of 0.2 mA at 6.95 nsec and a peak of 0.5 mA at 7.55 nsec whereas the current spike from VOLT2 of the prior art has a peak of 2.2 mA at 6.95 nsec and a peak of 1.95 mA at 7.55 nsec. So, the current spike of the present invention is one-eleventh of the prior art at 6.95 nsec, and one-fourth of the prior art at 7.55 nsec.

In one embodiment, the voltage translator circuit 100 can operate in both a step-up mode and a step-down mode. In the step-up mode, the voltage translator 100 converts the incoming signal from a lower voltage domain (VOLT1) to a higher voltage domain (VOLT2), wherein VOLT1<VOLT2. In the step-down mode, the voltage translator 100 converts the incoming signal from a higher voltage domain (0 volt to VOLT1) to a lower voltage domain (0 to VOLT2), wherein VOLT1>VOLT2.

FIG. 3 shows a block diagram of an example design flow 300. Design flow 300 may vary depending on the type of IC being designed. For example, a design flow 300 for building an application specific IC (ASIC) may differ from a design flow 300 for designing a standard component. Design structure 320 is preferably an input to a design process 310 and may come from an IP provider, a core developer, or other design company or may be generated by the operator of the design flow, or from other sources. Design structure 320 comprises circuit 100 in the form of schematics or HDL, a hardware-description language (e.g., Verilog, VHDL, C, etc.). Design structure 320 may be contained on one or more machine readable medium. For example, design structure 320 may be a text file or a graphical representation of circuit 100. Design process 310 preferably synthesizes (or translates) circuit 100 into a netlist 380, where netlist 380 is, for example, a list of wires, transistors, logic gates, control circuits, I/O, models, etc. that describes the connections to other elements and circuits in an integrated circuit design and recorded on at least one of machine readable medium. This may be an iterative process where netlist 380 is resynthesized one or more times depending on design specifications and parameters for circuit 100.

Design process 310 may include using a variety of inputs; for example, inputs from library elements 330 which may house a set of commonly used elements, circuits, and devices, including models, layouts, and symbolic representations, for a given manufacturing technology (e.g., different technology nodes, 32 nm, 45 nm, 90 nm, etc.), design specifications 340, characterization data 350, verification data 360, design rules 370, and test data files 385 (which may include test patterns and other testing information). Design process 310 may further include, for example, standard circuit design processes such as timing analysis, verification, design rule checking, place and route operations, etc. One of ordinary skill in the art of integrated circuit design can appreciate the extent of possible electronic design automation tools and applications used in design process 310 without deviating from the scope and spirit of the invention. The design structure of the invention is not limited to any specific design flow.

Ultimately, design process 310 preferably translates circuit 100, along with the rest of the integrated circuit design (if applicable), into a final design structure 390 (e.g., information stored in a GDS storage medium). Final design structure 390 may comprise information such as, for example, test data files, design content files, manufacturing data, layout parameters, wires, levels of metal, vias, shapes, test data, data for routing through the manufacturing line, and any other data required by a semiconductor manufacturer to produce circuit 100. Final design structure 390 may then proceed to a stage 395 where, for example, final design structure 390: proceeds to tape-out, is released to manufacturing, is sent to another design house or is sent back to the customer.

In summary, the present invention uses a capacitive technique to eliminate fighting at nodes, hence, reducing current spikes on the voltage supplies during the incoming signal transitions.

While particular embodiments of the present invention have been described herein for purposes of illustration, many modifications and changes will become apparent to those skilled in the art. Accordingly, the appended claims are intended to encompass all such modifications and changes as fall within the true spirit and scope of this invention.

Short, Ken, Thiagarajan, Pradeep

Patent Priority Assignee Title
8566759, Aug 24 2007 TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD Structure for on chip shielding structure for integrated circuits or devices on a substrate
8589832, Aug 24 2007 TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD On chip shielding structure for integrated circuits or devices on a substrate and method of shielding
Patent Priority Assignee Title
6433611, Mar 24 2000 SIGE SEMICONDUCTOR INC Voltage level shifting circuit
20060087358,
20060202741,
///
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jul 12 2007SHORT, KENInternational Business Machines CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0195580504 pdf
Jul 12 2007THIAGARAJAN, PRADEEPInternational Business Machines CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0195580504 pdf
Jul 16 2007International Business Machines Corporation(assignment on the face of the patent)
Date Maintenance Fee Events
Apr 14 2010ASPN: Payor Number Assigned.
Oct 25 2013REM: Maintenance Fee Reminder Mailed.
Mar 16 2014EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Mar 16 20134 years fee payment window open
Sep 16 20136 months grace period start (w surcharge)
Mar 16 2014patent expiry (for year 4)
Mar 16 20162 years to revive unintentionally abandoned end. (for year 4)
Mar 16 20178 years fee payment window open
Sep 16 20176 months grace period start (w surcharge)
Mar 16 2018patent expiry (for year 8)
Mar 16 20202 years to revive unintentionally abandoned end. (for year 8)
Mar 16 202112 years fee payment window open
Sep 16 20216 months grace period start (w surcharge)
Mar 16 2022patent expiry (for year 12)
Mar 16 20242 years to revive unintentionally abandoned end. (for year 12)