A semiconductor fabrication method. First, a semiconductor structure is provided. The semiconductor structure includes a semiconductor substrate, a trench in the semiconductor substrate. The trench includes a side wall which includes {100} side wall surfaces and {110} side wall surfaces. The semiconductor structure further includes a blocking layer on the {100} side wall surfaces and the {110} side wall surfaces. Next, portions of the blocking layer on the {110} side wall surfaces are removed without removing portions of the blocking layer on the {100} side wall surfaces such that the {110} side wall surfaces are exposed to a surrounding ambient.
|
1. A semiconductor fabrication method, said method comprising:
providing a semiconductor structure which includes:
(a) a semiconductor substrate comprising a first semiconductor material,
(b) a trench in the semiconductor substrate, wherein the trench comprises side wall surfaces that comprise {100} side wall surfaces and {110} side wall surfaces, and
(c) blocking regions on the {100} side wall surfaces and not on the {110} side wall surfaces; and
forming a dielectric layer on the side wall surfaces of the trench, wherein the blocking regions are sandwiched between and are in direct physical contact with the dielectric layer and the semiconductor substrate.
14. A semiconductor fabrication method, said method comprising:
providing a semiconductor structure which includes:
(a) a semiconductor substrate comprising a first semiconductor material,
(b) a trench in the semiconductor substrate, said trench comprising side wall surfaces,
(c) a capacitor dielectric layer on the side wall surfaces of the trench, and
(d) a semiconductor blocking region sandwiched between and in direct physical contact with the capacitor dielectric layer and the semiconductor substrate; and
filling the trench with en electrically conducting matrial to form an electrically conducting region comprising the electrically conducting matrial,
wherein the capacitor dielectric layer is sandwiched between, is in direct physical contact with, and electrically insulates the electrically conducting region and the semiconductor substrate, and
wherein the semiconductor blocking regions comprise a second semiconductor material that differs from the first semiconductor material.
2. The method of
providing the semiconductor substrate;
forming the trench in the semiconductor substrate; and
epitaxially growing a blocking layer on the {100} side wall surfaces and the {110} side wall surfaces of the trench;
removing portions of the blocking layer on the {110} side wall surfaces without removing portions of the blocking layer on the {100} side wall surfaces such that the {110} side wall surfaces are exposed to a surrounding ambient, said removing resulting in formation of the blocking regions.
3. The method of
after said removing and before said forming the dielectric layer, etching the semiconductor substrate at the {110} side wall surfaces essentially selective to remaining portions of the blocking layer on the {100} side wall surfaces.
6. The method of
7. The method of
8. The method of
completely converting portions of the blocking layer on the {110} side wall surfaces into an oxide without completely converting portions of the blocking layer on the {100} side wall surfaces into the oxide; and then
completely removing the converted portions of the blocking layer.
9. The method of
10. The method of
11. The method of
12. The method of
after said forming the dielectric layer, filling the trench with en electrically conducting matrial to form an electrically conducting region comprising the electrically conducting matrial,
wherein the dielectric layer is sandwiched between, is in direct physical contact with, and electrically insulates the electrically conducting region and the semiconductor substrate.
13. The method of
15. The method of
16. The structure of
wherein the semiconductor substrate and the semiconductor blocking region share first interfacing surfaces,
wherein the semiconductor substrate and the capacitor dielectric layer share second interfacing surfaces,
wherein the semiconductor substrate has a first crystallographic orientation at the first interfacing surfaces,
wherein the semiconductor substrate has a second crystallographic orientation at the second interfacing surfaces, and
wherein the first crystallographic orientation is different from the second crystallographic orientation.
17. The method of
19. The method of
|
This application is a divisional application claiming priority to Ser. No. 11/420,527, filed May 26, 2006.
1. Technical Field
The present invention relates to trenches for forming capacitors, and more specifically, to trench widening technologies.
2. Related Art
In the prior art, a capacitor can be formed by first forming a trench in a semiconductor substrate. In order to increase the capacitance of the capacitor, the trench can be widened. However, there is a risk of merging neighboring trenches during the widening process. Therefore, there is a need for a trench structure (and a method for forming the same), in which trench widening does not result in trench merging.
The present invention provides a semiconductor structure, comprising (a) a semiconductor substrate; (b) a trench in the semiconductor substrate, wherein the trench comprises a side wall, and wherein the side wall comprises {100} side wall surfaces and {110} side wall surfaces; and (c) blocking regions on the {100} side wall surfaces and not on the {110} side wall surfaces, The present invention provides a semiconductor fabrication method, comprising providing a semiconductor structure which includes: (a) a semiconductor substrate, (b) a trench in the semiconductor substrate, wherein the trench comprises a side wall, and wherein the side wall comprises {100} side wall surfaces and {110} side wall surfaces, and (c) a blocking layer on the {100} side wall surfaces and the {110} side wall surfaces of the trench; and removing portions of the blocking layer on the {110} side wall surfaces without removing portions of the blocking layer on the {100} side wall surfaces such that the {110} side wall surfaces are exposed to a surrounding ambient.
The present invention provides a semiconductor fabrication method, comprising providing a semiconductor structure which includes: (a) a semiconductor substrate, and (b) a first trench in the semiconductor substrate; and expanding the first trench in first directions but not in second directions different from the first directions.
The present invention provides a semiconductor structure, comprising: (a) a semiconductor substrate which comprises a first semiconductor material; (b) an electrically conducting region in the semiconductor substrate; (c) a capacitor dielectric layer (i) sandwiched between, (ii) in direct physical contact with, and (iii) electrically insulating the electrically conducting region and the semiconductor substrate; (d) a semiconductor blocking region (i) sandwiched between and (ii) in direct physical contact with the capacitor dielectric layer and the semiconductor substrate, wherein the semiconductor blocking region comprises a second semiconductor material different from the first semiconductor material.
The present invention provides a trench structure (and a method for forming the same), in which trench widening does not result in trench merging.
FIGS. 1A-1Ia illustrate a first fabrication method for forming a first semiconductor structure, in accordance with embodiments of the present invention.
Next, in one embodiment, a pad oxide layer 112 is formed on top of the semiconductor substrate 110. More specifically, the pad oxide layer 112 can be formed by thermally oxidizing a top surface 116 of the semiconductor substrate 110.
Next, in one embodiment, a pad nitride layer 114 is formed on top of the pad oxide layer 112. More specifically, the pad nitride layer 114 can be formed by CVD (Chemical Vapor Deposition) of silicon nitride on top of the pad oxide layer 112.
Next, in one embodiment, a hard mask layer 115 is formed on top of the pad nitride layer 114. In one embodiment, the hard mask layer 115 can be formed by CVD (Chemical Vapor Deposition) of silicon oxide on top of the pad nitride layer 114.
Next, with reference to
Next, in one embodiment, the hard mask layer 115 is used as a mask for anisotropically etching the semiconductor substrate 110 via the opening 118, resulting in a trench 120 of
With reference to
In general, the horizontal cross-section of the side wall 122 of the trench 120 can have any shape. It should be noted that the shape of the cross-section of the side wall 122 of the trench 120 depends on a shape of the opening 118 (in
Next, with reference to
In one embodiment, the SiGe layer 140 may be deposited or grown using conventional techniques such as chemical vapor deposition methods. For example, ultrahigh vacuum chemical vapor deposition (UHVCVD) may be used. Other conventional techniques include rapid thermal chemical vapor deposition (RTCVD), low-pressure chemical vapor deposition (LPCVD), limited reaction processing CVD (LRPCVD) and molecular beam epitaxy (MBE). The atomic ratio between germanium and silicon (Ge:Si) in the SiGe layer 140 may preferably range from 1:99 to 99:1, more preferably from 1:4 to 4:1, and most preferably from 1:2 to 2:1. In one embodiment, the atomic ratio between germanium and silicon in the SiGe is 2:3. The thickness of SiGe is greater on the {100} surfaces than on the {110} surfaces. For example, about 300 angstroms of SiGe may be formed on those {100} side wall surfaces and about 60 angstroms of SiGe may be formed on those {110} side wall surfaces.
Next, in one embodiment, portions of the SiGe blocking layer 140 are removed by using an etching step. The etching process is performed until the {110} side wall surfaces 122Be, 122Bw, 122Bn, and 122Bs are exposed to the surrounding ambient. Since the SiGe blocking layer 140 is thicker on the {100} side wall surfaces 122Bn-e, 122Bn-w, 122Bs-e, and 122Bs-w than on the {110} side wall surfaces 122Be, 122Bw, 122Bn, and 122Bs (in
Next, in one embodiment, the fabrication process of the structure 100 further comprises a step of etching into the semiconductor substrate 110 selective to the four SiGe blocking regions 140a, 140b, 140c, and 140d, resulting in the structure 100 of
Next, with reference to FIG. 1Ha, in one embodiment, a capacitor dielectric layer 150 is formed on the collar protection layer 126 and the sidewall 122B of bottom trench portion 120B. In one embodiment, the capacitor dielectric layer 150 comprises of an oxide, a nitride, an oxynitride, a high-k dielectric material such as hafnium oxide, or combination of these materials. In one embodiment, the capacitor dielectric layer 150 is formed by CVD (Chemical Vapor Deposition) or ALD (Atomic Layer Deposition).
Next, in one embodiment, the trench 120 is filled with a conducting material such as doped polysilicon so as to form one capacitor electrode 160 inside the trench 120. Illustratively, the capacitor electrode 160 is formed by depositing the doped polysilicon material on top of the entire structure 100 and inside the trench 120 and then planarized by a CMP (Chemical Mechanical Polishing) step to remove excessive polysilicon outside the trench 120. The substrate 110 surrounding the trench 120 acts as another electrode for the capacitor 110+150+160 (which includes the capacitor dielectric layer 150 and two capacitor electrodes 110 and 160).
FIGS. 1Hb and 1Hc illustrate cross-section views along lines 1Hb-1Hb and 1Hc-1Hc of the structure 100 of FIG. 1Ha. The capacitor 110+150+160 has the first capacitor electrode 160 and the second capacitor electrode 110, wherein the first and second capacitor electrodes 160 and 110 are electrically insulated from each other by the capacitor dielectric layer 150.
In an alternative embodiment, after the step as described in
Next, in one embodiment, the trench 120 can be used to form a capacitor (not shown) using the same process described above for forming the capacitor 110+150+160. It should be noted that the etching step 144 (in
In the description above, for simplicity, with reference to
More specifically, with reference to FIG. 1Ia, the structure 100 comprises, illustratively, four bottom trench portions 100.1, 100.2, 100.3, and 100.4 of four trenches (not shown but similar to the trench 120 as described in
As can be seen in FIG. 1Ia, there is room for expansion for each of the four bottom trench portions 100.1, 100.2, 100.3, and 100.4 in the north, south, east, and west directions without coming too close to the neighboring trenches. As a result, by expanding the four bottom trench portions 100.1, 100.2, 100.3, and 100.4 in the north, south, east, and west directions, the etching step 144 (in
Next, with reference to
Next, in one embodiment, the SiGe oxide layer 244 is removed by using an etching step, resulting in the structure 200 of
It should be noted that the structure 200 of
While particular embodiments of the present invention have been described herein for purposes of illustration, many modifications and changes will become apparent to those skilled in the art. Accordingly, the appended claims are intended to encompass all such modifications and changes as fall within the true spirit and scope of this invention.
Cheng, Kangguo, Divakaruni, Ramachandra
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4797373, | Oct 31 1984 | Texas Instruments Incorporated | Method of making dRAM cell with trench capacitor |
5059544, | Jul 14 1988 | International Business Machines Corp.; International Business Machines Corporation | Method of forming bipolar transistor having self-aligned emitter-base using selective and non-selective epitaxy |
5323053, | May 28 1992 | AT&T Bell Laboratories | Semiconductor devices using epitaxial silicides on (111) surfaces etched in (100) silicon substrates |
5849638, | Mar 04 1996 | International Business Machines Corporation | Deep trench with enhanced sidewall surface area |
5891807, | Sep 25 1997 | GLOBALFOUNDRIES Inc | Formation of a bottle shaped trench |
6018174, | Apr 06 1998 | Infineon Technologies AG | Bottle-shaped trench capacitor with epi buried layer |
6153474, | Mar 04 1996 | International Business Machines Corporation | Method of controllably forming a LOCOS oxide layer over a portion of a vertically extending sidewall of a trench extending into a semiconductor substrate |
6190988, | May 28 1998 | International Business Machines Corporation | Method for a controlled bottle trench for a dram storage node |
6232171, | Jan 11 1999 | ProMOS Technology, Inc.; Mosel Vitelic Inc.; Siemens AG | Technique of bottle-shaped deep trench formation |
6306772, | Apr 19 2000 | ProMOS Technology, Inc; Mosel Vitelic Inc; Siemens AG | Deep trench bottle-shaped etching using Cl2 gas |
6365485, | Apr 19 2000 | Promos Tech., Inc,; Mosel Vitelic Inc.; Siemens Ag. | DRAM technology of buried plate formation of bottle-shaped deep trench |
6403412, | May 03 1999 | International Business Machines Corp. | Method for in-situ formation of bottle shaped trench by gas phase etching |
6440792, | Apr 19 2000 | Infineon Technologies AG | DRAM technology of storage node formation and no conduction/isolation process of bottle-shaped deep trench |
6495411, | Jul 13 2000 | ProMos Technology Inc.; Mosel Vitelic Inc.; Siemens AG | Technique to improve deep trench capacitance by increasing surface thereof |
6495883, | Feb 06 2001 | Denso Corporation | Trench gate type semiconductor device and method of manufacturing |
6605860, | Sep 29 1999 | SAMSUNG ELECTRONICS CO , LTD | Semiconductor structures and manufacturing methods |
6696344, | Mar 10 2003 | Nanya Technology Corporation | Method for forming a bottle-shaped trench |
6713341, | Feb 05 2002 | Nanya Technology Corporation | Method of forming a bottle-shaped trench in a semiconductor substrate |
6716696, | Jan 28 2002 | Nanya Technology Corporation | Method of forming a bottle-shaped trench in a semiconductor substrate |
6716757, | May 16 2002 | Nanya Technology Corporation | Method for forming bottle trenches |
6740555, | Sep 29 1999 | SAMSUNG ELECTRONICS CO , LTD | Semiconductor structures and manufacturing methods |
6767786, | Apr 14 2003 | Nanya Technology Corporation | Method for forming bottle trenches by liquid phase oxide deposition |
6770563, | Sep 16 2002 | Nanya Technology Corporation | Process of forming a bottle-shaped trench |
6777297, | Nov 22 1996 | Micron Technology, Inc. | Disposable spacer and method of forming and using same |
6800535, | Apr 09 2003 | Nanya Technology Corporation | Method for forming bottle-shaped trenches |
6815356, | Aug 20 2002 | Nanya Technology Corporation | Method for forming bottle trench |
7129129, | Mar 29 2004 | International Business Machines Corporation | Vertical device with optimal trench shape |
20040209474, | |||
20050212027, | |||
20050215007, | |||
WO124246, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 17 2007 | International Businesss Machines Corporation | (assignment on the face of the patent) | / | |||
Jun 29 2015 | International Business Machines Corporation | GLOBALFOUNDRIES U S 2 LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036550 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S 2 LLC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S INC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 |
Date | Maintenance Fee Events |
Apr 23 2010 | ASPN: Payor Number Assigned. |
Nov 29 2013 | REM: Maintenance Fee Reminder Mailed. |
Apr 11 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 11 2014 | M1554: Surcharge for Late Payment, Large Entity. |
Dec 04 2017 | REM: Maintenance Fee Reminder Mailed. |
May 21 2018 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Apr 20 2013 | 4 years fee payment window open |
Oct 20 2013 | 6 months grace period start (w surcharge) |
Apr 20 2014 | patent expiry (for year 4) |
Apr 20 2016 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 20 2017 | 8 years fee payment window open |
Oct 20 2017 | 6 months grace period start (w surcharge) |
Apr 20 2018 | patent expiry (for year 8) |
Apr 20 2020 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 20 2021 | 12 years fee payment window open |
Oct 20 2021 | 6 months grace period start (w surcharge) |
Apr 20 2022 | patent expiry (for year 12) |
Apr 20 2024 | 2 years to revive unintentionally abandoned end. (for year 12) |