A digital frequency synthesizer and a method thereof are provided. In the digital frequency synthesizer, a plurality of multiphase signals (MPSs) is generated by a phase delay locked loop array, and a transition reference values is generated by a programmable transition value generator. An operation result obtained according to an input signal and an accumulated value is compared with the transition reference values to generate a phase selection control signal. A phase signal is selected among the MPSs according to the phase selection control signal. After that, a sampling control is performed to the selected phase signal to generate a synthetic signal. The digital frequency synthesizer and the method thereof are flexible and are easy to produce tiny analytic phase, thus, not only fine tuning phases is added but also the resolution of the synthetic signal is improved.
|
9. A digital frequency synthesis method, comprising:
receiving an input signal, an accumulated value, and a recursive input signal and generating a phase information depending on the input signal, the accumulated value and the recursive input signal, wherein the phase information is a feedback signal of the recursive input signal, and the phase information comprises a most significant bit (msb) and a remainder;
generating a reference pulse signal according to the msb;
generating a phase selection control signal according to the remainder and a set of a plurality of transition reference values;
selecting a phase signal among one of a plurality of multiphase signals (MPSs) according to the phase selection control signal and the MPSs; and
performing a sampling control according to the reference pulse signal and the phase signal and outputting a frequency synthetic signal.
14. A digital frequency synthesizer, comprising:
a phase selection control generator, for receiving a phase information and a set of a plurality of transition reference values and outputting a reference pulse signal according to a msb of the phase information, and the phase selection control generator outputting a phase selection control signal by comparing a remainder of the phase information and the transition reference values, wherein the phase information is obtained by performing an accumulation on an input signal and an accumulated value;
a phase delay locked loop array, for receiving the input signal and generating a plurality of MPSs; and
a phase selection circuit, coupled to the phase selection control generator and the phase delay locked loop array, the phase selection circuit for receiving the reference pulse signal, the phase selection control signal, and the MPSs and outputting a frequency synthetic signal.
1. A digital frequency synthesizer, comprising:
an accumulator, for receiving an input signal and an accumulated value and outputting a phase information accordingly, the phase information being sent back to the accumulator, wherein the phase information comprises a most significant bit (msb) and a remainder;
a transition value generator, for generating a set of a plurality of transition reference values;
a phase selection control generator, coupled to the accumulator and the transition value generator, for receiving the phase information and the set of the transition reference values, the phase selection control generator outputting a reference pulse signal according to the msb and comparing the remainder and the transition reference values for outputting a phase selection control signal;
a phase delay locked loop array, for receiving the input signal and generating a set of a plurality of multiphase signals (MPSs); and
a phase selection circuit, coupled to the phase selection control generator and the phase delay locked loop array, the phase selection circuit for receiving the reference pulse signal, the phase selection control signal, and the set of the MPSs and outputting a frequency synthetic signal accordingly.
2. A digital frequency synthesizer, comprising:
an accumulator, for receiving an input signal and an accumulated value and outputting a phase information accordingly, the phase information being sent back to the accumulator, wherein the phase information comprises a most significant bit (msb) and a remainder;
a transition value generator, for generating a set of a plurality of transition reference values;
a phase selection control generator, coupled to the accumulator and the transition value generator, for receiving the phase information and the set of the transition reference values, the phase selection control generator outputting a reference pulse signal according to the msb and outputting a phase selection control signal according to the remainder and the set of the transition reference values;
a phase delay locked loop array, for receiving the input signal and generating a set of a plurality of multiphase signals (MPSs), wherein the phase delay locked loop array comprises a resolved phase delay locked loop and at least one phase delay locked loop, and the phase delay locked loop array is adapted for receiving the input signal and generates the MPSs, wherein the resolved phase delay locked loop receives the input signal and generates a plurality of resolution-oriented phase signals, and the phase delay locked loop receives the input signal and one of the resolution-oriented phase signals and outputs the resolved MPSs; and
a phase selection circuit, coupled to the phase selection control generator and the phase delay locked loop array, the phase selection circuit for receiving the reference pulse signal, the phase selection control signal, and the set of the MPSs and outputting a frequency synthetic signal accordingly.
3. The digital frequency synthesizer according to
4. The digital frequency synthesizer according to
5. The digital frequency synthesizer according to
6. The digital frequency synthesizer according to
7. The digital frequency synthesizer according to
8. The digital frequency synthesizer according to
10. The digital frequency synthesis method according to
11. The digital frequency synthesis method according to
12. The digital frequency synthesis method according to
13. The digital frequency synthesis method according to
15. The digital frequency synthesizer according to
16. The digital frequency synthesizer according to
17. The digital frequency synthesizer according to
18. The digital frequency synthesizer according to
|
This application claims the priority benefit of Taiwan application serial no. 96125626, filed on Jul. 13, 2007. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
1. Field of the Invention
The present invention generally relates to a digital frequency synthesis technique, in particular, to a digital frequency synthesis technique for increasing fine resolution.
2. Description of Related Art
Digital frequency synthesis technique has been advancing quickly along with the increasing requirement to the quality of digital products. Accordingly, various frequency synthesis techniques have been developed regarding digital frequency resolution. For example,
It should be noted that the frequency synthesis method illustrated in
Accordingly, the present invention is directed to a digital frequency synthesizer, in which a programmable transition value generator and a phase delay locked loop array are used for generating a plurality of multiple phase signals (MPSs) which have high phase resolution and can be selected correspondingly, and the digital frequency synthesizer provides a flexible fine resolution so that the resolution of a synthetic signal can be improved.
The present invention is directed to a digital frequency synthesis method suitable for a digital frequency synthesizer, in which signal selection and control are performed in fine resolution so that the resolution of a synthetic signal can be improved.
The present invention provides a digital frequency synthesizer for outputting a synthetic signal. The digital frequency synthesizer includes an accumulator, a programmable transition value generator, a phase selection control generator, a phase delay locked loop array, and a phase selection circuit. The accumulator receives an input signal through a control terminal thereof and an accumulated value through a first input terminal thereof and outputs a phase information of the synthetic signal through an output terminal thereof, and the accumulator receives the phase information through a second input terminal thereof, in which the phase information contains a most significant bit (MSB) and a remainder consisting of other bits. The programmable transition value generator generates a plurality of transition reference values. The phase selection control generator is coupled to the accumulator and the programmable transition value generator and receives the phase information and the transition reference values. The phase selection control generator outputs a reference pulse signal according to the MSB and outputs a phase selection control signal according to the remainder and the transition reference values. The phase delay locked loop array includes a resolved phase delay locked loop and at least one phase delay locked loop. The phase delay locked loop array receives the input signal and generates a plurality of phase signals according to the input signal. The resolved phase delay locked loop receives the input signal and generates a resolution-oriented MPS. The phase delay locked loop receives the input signal or a resolution phase input signal in the resolution-oriented MPS. The phase selection circuit is coupled to the phase selection control generator and the phase delay locked loop array and receives the reference pulse signal, the phase selection control signal, and the MPSs, and the phase selection circuit outputs the synthetic signal according to the reference pulse signal, the phase selection control signal, and the MPSs.
The present invention provides a digital frequency synthesis method including following steps. First, an input signal, an accumulated value, and a recursive input signal are received and a phase information is generated according to the input signal, the accumulated value, and the recursive input signal, in which the phase information is the recursive input signal, and the phase information contains a MSB and a remainder. Then, a plurality of transition reference values and a plurality of MPSs are generated. After that, a reference pulse signal is generated according to the MSB. Next, a phase selection control signal is generated according to the remainder and the transition reference values. After that, a phase signal is selected from the MPSs according to the phase selection control signal and the MPS. Finally, a sampling control is performed according to the reference pulse signal and the phase signal to output a synthetic signal.
In the present invention, a fine phase resolution is generated and one of a plurality of MPSs can be selected correspondingly. Moreover, the corresponding transition reference values can be dynamically adjusted according to the output of an accumulator. Thereby, the resolution of a synthetic signal is improved.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
In the conventional digital frequency synthesizer illustrated in
The components of the digital frequency synthesizer will be summarized herein. The output of the accumulator represents the change of the phase angle of the frequency to be synthesized along time. The programmable transition value generator generates a plurality of reference values corresponding to the frequency to be synthesized and outputs these reference values to the phase selection control generator. The phase selection control generator receives the {MSB, LSB} resolved by the accumulator and the reference values and generates a MSB positive reference pulse signal PMSB and a phase selection control signal SEL. The phase selection circuit selects a phase signal according to the phase selection control signal SEL and performs a sampling control to the corresponding phase of the MSB, and a frequency synthetic signal FOUT2 can be obtained by re-sampling and adjusting transition time.
Below, the synthesis method provided by the present invention will be described in detail with reference to
The programmable transition value generator 220 generates a plurality of transition reference values REF and outputs the transition reference values REF to the phase selection control generator 230. The phase selection control generator 230 is coupled to the accumulator 210 and the programmable transition value generator 220 and receives the phase information PD and the transition reference values REF. The phase selection control generator 230 outputs a reference pulse signal PMSB according to the MSB of the phase information PD and compares the LSB (i.e. the remainder) of the phase information PD with the transition reference values REF. The phase selection control generator 230 generates a phase selection control signal SEL according to one of the transition reference values REF which is closest to the remainder.
As described above, the phase delay locked loop array 240 receives the input signal CLK and generates a plurality of multiphase signals (MPSs). The multiple phase signals MPS can be used along with the transition reference values REF, thus, the number of the transition reference values REF is in equal proportion to the number of the multiple phase signals MPS, which may be a one-to-one pattern in an embodiment of the present invention or may also be changed to other patterns by those having ordinary knowledge in the art according to the actual requirement.
The phase selection circuit 250 is coupled to the phase selection control generator 230 and the phase delay locked loop array 240 and receives the reference pulse signal PMSB, the phase selection control signal SEL, and the multiple phase signals MPS. Then, the phase selection circuit 250 selects a phase signal among the multiple phase signals MPS according to the phase selection control signal SEL and performs a sampling control to the reference pulse signal PMSB according to the selected phase signal so as to output the synthetic signal FOUT2. Accordingly, in the present embodiment, every time the digital frequency synthesizer 200 outputs a varying synthetic signal FOUT2 according to the accumulated value K and the corresponding transition reference values REF.
Referring to both
The phase delay locked loop 320 illustrated in
Additionally, the other phase delay locked loops 330, 340, and 350 respectively receive the resolution-oriented phase input signals CLKD1, CLKD2, and CLKD3. The circuits of the phase delay locked loops 330, 340, and 350 have the same disposition as that of the phase delay locked loop 320 illustrated in
In another embodiment of the present invention the phase delay locked loop array 240 includes a resolved phase delay locked loop and M phase delay locked loop. In the present embodiment, each phase delay locked loop generates N different phase signals, and then the phase delay locked loop array 240 forms an M×N array circuit. Thus, when the phase delay locked loop array 240 receives an input signal CLK having fixed frequency, the signal cycle of the input signal CLK is divided into M×N different phase signals so as to increase phase signals of different phases and increase the phase resolution of the signal. Each buffer in the M phase delay locked loops outputs a phase signal, and accordingly, a plurality of multiple phase signals MPS are generated and output, in which the multiple phase signals MPS are M*N phase signals.
As described above, the present invention can be implemented by those having ordinary knowledge in the art according to the actual requirement. For example, in another embodiment of the present invention, the phase resolution of the phase delay locked loop array 240 may be adjusted according to the design requirement. For example, the numbers of buffers in the resolved phase delay locked loop 310 and various phase delay locked loops can be increased. The number of the transition reference values REF generated by the programmable transition value generator 220 is also adjusted accordingly. Accordingly, no additional hardware unit is to be used and the phase resolution can be easily increased by expanding an existing digital frequency synthesizer in order to output a synthetic signal FOUT2 of higher resolution.
Moreover, a digital frequency synthesis method suitable for the digital frequency synthesizer is also provided by the present invention.
In overview, the digital frequency synthesizer and the method thereof provided by the present invention have at least following advantages. In the digital frequency synthesis method, a corresponding phase signal is selected by comparing the phase information and the transition reference values, thus, the read-only memory in the conventional technique can be skipped. Besides, the phase delay locked loop array is implemented as a 2-dimensional array circuit to generate higher phase resolution, thus, the frequency synthesizer and the method thereof are more flexible and can generate higher phase resolution compared to the conventional technique. Thereby, both the fine tuning phase and the resolution of the synthetic signal are increased in the present invention.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Chen, Hsiang-Chih, Hsin, Don-Chen
Patent | Priority | Assignee | Title |
10686458, | Aug 01 2017 | Liming, Xiu | Method and apparatus for improving frequency source frequency accuracy and frequency stability |
11656848, | Sep 18 2019 | STMicroelectronics International N.V. | High throughput parallel architecture for recursive sinusoid synthesizer |
8120389, | Aug 05 2008 | Texas Instruments Incorporated | Digital to frequency synthesis using flying-adder with dithered command input |
9571078, | Jul 25 2014 | BAE Systems Information and Electronic Systems Integration Inc. | Modified flying adder architecture |
9571083, | Aug 22 2014 | RPX Corporation | All-digital delay-locked loop tuning method with randomized LSB-tuning |
Patent | Priority | Assignee | Title |
4933890, | Jun 13 1989 | The Charles Stark Draper Laboratory, Inc. | Digital frequency synthesizer |
5448191, | Aug 31 1993 | SGS-THOMSON MICROELECTRONICS S A 7, AVENUE GALLIENI | Frequency synthesizer using noninteger division and phase selection |
6329850, | Dec 27 1999 | Texas Instruments Incorporated | Precision frequency and phase synthesis |
6353649, | Jun 02 2000 | MOTOROLA SOLUTIONS, INC | Time interpolating direct digital synthesizer |
6420989, | Jan 22 2001 | Credence Systems Corporation | Programmable non-uniform clock signal generator |
6642754, | Jul 21 1999 | Cinterion Wireless Modules GmbH | Clock signal generator employing a DDS circuit |
6891420, | Dec 21 2001 | MOTOROLA SOLUTIONS, INC | Method and apparatus for digital frequency synthesis |
7103622, | Oct 08 2002 | Analog Devices, Inc | Direct digital synthesizer with output signal jitter reduction |
7164297, | Mar 31 2005 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Multiple reference clock synthesizer |
7205798, | May 28 2004 | INTERSIL AMERICAS LLC | Phase error correction circuit for a high speed frequency synthesizer |
7259634, | Jun 30 2003 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Arrangement and method for digital delay line |
20070276891, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 24 2007 | CHEN, HSIANG-CHIH | Novatek Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 021223 | /0344 | |
Aug 24 2007 | HSIN, DON-CHEN | Novatek Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 021223 | /0344 | |
Jun 30 2008 | Novatek Microelectronics Corp. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jan 15 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 26 2018 | REM: Maintenance Fee Reminder Mailed. |
Sep 17 2018 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Aug 10 2013 | 4 years fee payment window open |
Feb 10 2014 | 6 months grace period start (w surcharge) |
Aug 10 2014 | patent expiry (for year 4) |
Aug 10 2016 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 10 2017 | 8 years fee payment window open |
Feb 10 2018 | 6 months grace period start (w surcharge) |
Aug 10 2018 | patent expiry (for year 8) |
Aug 10 2020 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 10 2021 | 12 years fee payment window open |
Feb 10 2022 | 6 months grace period start (w surcharge) |
Aug 10 2022 | patent expiry (for year 12) |
Aug 10 2024 | 2 years to revive unintentionally abandoned end. (for year 12) |