A class ab amplifier includes: a voltage amplifier stage operating off a first source voltage, and amplifying a differential input voltage to produce a first amplified voltage; a level shift stage coupled to the voltage amplifier stage and adjusting a direct current level of the first amplified voltage to produce a first shift voltage; and a power amplifier stage coupled to the level shift stage, operating off a second source voltage, and converting the first shift voltage to produce a first output current. The second source voltage is larger than the first source voltage.
|
1. A class ab amplifier, comprising:
a voltage amplifier stage operating off a first source voltage, and amplifying a differential input voltage to produce a first amplified voltage;
a level shift stage coupled to said voltage amplifier stage and adjusting a direct current (DC) level of the first amplified voltage to produce a first shift voltage; and
a power amplifier stage coupled to said level shift stage, operating off a second source voltage, and converting the first shift voltage to produce a first output current;
wherein the second source voltage is larger than the first source voltage; and
wherein said level shift stage includes at least one capacitor.
2. The class ab amplifier of
3. The class ab amplifier of
4. The class ab amplifier of
5. The class ab amplifier of
a gate of said sixth PMOS transistor functioning as an input terminal of said unity gain amplifier,
a source of said sixth PMOS transistor receiving the first source voltage,
a drain of said sixth PMOS transistor, a gate and a drain of said sixth NMOS transistor, and a gate of said seventh NMOS transistor being coupled to each other,
a source of said sixth NMOS transistor and a source of said seventh NMOS transistor being grounded,
a source of said seventh PMOS transistor receiving the second source voltage, and
a gate and a drain of said seventh PMOS transistor being coupled to each other, forming an output terminal of said unity gain amplifier, and being coupled to a drain of said seventh NMOS transistor via said eighth NMOS transistor.
6. The class ab amplifier of
7. The class ab amplifier of
8. The class ab amplifier of
said voltage amplifier stage, said fourth PMOS transistor, and said fourth NMOS transistor being realized through core devices, and
said fifth PMOS transistor and said fifth NMOS transistor being realized through high-voltage devices.
9. The class ab amplifier of
10. The class ab amplifier of
11. The class ab amplifier of
12. The class ab amplifier of
13. The class ab amplifier of
14. The class ab amplifier of
15. The class ab amplifier of
16. The class ab amplifier of
gates of said third PMOS transistors forming input terminals of said unity gain amplifier,
sources of said third PMOS transistors being coupled to each other,
a drain of each of said third PMOS transistors, a gate and a drain of a corresponding one of said third NMOS transistors, and a gate of a corresponding one of said fourth NMOS transistors being coupled to each other,
sources of said third NMOS transistors and sources of said fourth NMOS transistors being grounded,
sources of said fourth PMOS transistors receiving the second source voltage, and
a gate and a drain of each of said fourth PMOS transistors being coupled to a drain of a corresponding one of said fourth NMOS transistors for forming an output terminal of said unity gain amplifier.
17. The class ab amplifier of
18. The class ab amplifier of
19. The class ab amplifier of
said voltage amplifier stage, said first PMOS transistors of said power amplifier stage, and said first NMOS transistors of said power amplifier stage being realized through core devices, and
said second PMOS transistors and said second NMOS transistors of said power amplifier stage being realized through high-voltage devices.
|
This application claims priority of Taiwanese Application No. 096119127, filed on May 29, 2007.
1. Field of the Invention
The present invention relates to an amplifier, more particularly to a class AB amplifier.
2. Description of the Related Art
Referring to
The voltage amplifier stage 11 and the power amplifier stage 12 must operate using the same source voltage (VDD) due to the fact that the voltage amplifier stage 11 is able to operate normally only when the following equations are satisfied:
Vgs,114+Vgs,122=Vgs,115+Vgs,116′
Vsg,111+Vsg,121=Vsg,112+Vsg,113′
where Vgs,X is a voltage difference between a gate and a source of NMOS transistor (X), and Vsg,X is a voltage difference between a source and a gate of PMOS transistor (X).
However, a drawback of the conventional class AB amplifier described above is that a high voltage swing and a high current drive capability of the power amplifier stage 12, which are obtained by using a high source voltage (VDD), are achieved at the expense of a high power consumption of the voltage amplifier stage 11.
Therefore, the object of this invention is to provide a class AB amplifier that achieves a high voltage swing and a current drive capability while keeping power consumption low.
The class AB amplifier of this invention comprises: a voltage amplifier stage operating off a first source voltage, and amplifying a differential input voltage to produce a first amplified voltage; a level shift stage coupled to the voltage amplifier stage and adjusting a direct current level of the first amplified voltage to produce a first shift voltage; and a power amplifier stage coupled to the level shift stage, operating off a second source voltage, and converting the first shift voltage to produce a first output current. The second source voltage is larger than the first source voltage.
Other features and advantages of the present invention will become apparent in the following detailed description of the preferred embodiments with reference to the accompanying drawings, of which:
Referring to
The voltage amplifier stage 2 may have a floating gate structure. In this embodiment, the voltage amplifier stage 2 includes first to third PMOS transistors 21-23 and first to third NMOS transistors 24-26. A source of the first PMOS transistor 21 and a drain of the first NMOS transistor 24 are coupled to each other, receive a current, and output an amplified voltage. A drain of the first PMOS transistor 21 and a source of the first NMOS transistor 24 are coupled to each other and output a current, and alternating current fluctuations of a voltage at this point of connection are related to a differential input voltage. A gate of the first PMOS transistor 21 and a gate and a drain of the second PMOS transistor 22 are coupled to each other and output a current. A source of the second PMOS transistor 22 and a gate and a drain of the third PMOS transistor 23 are coupled to each other. A source of the third PMOS transistor 23 receives the first source voltage (VDD1). A gate of the first NMOS transistor 24 and a gate and a drain of the second NMOS transistor 25 are coupled to each other and receive a current. A source of the second NMOS transistor 25 and a gate and a drain of the third NMOS transistor 26 are coupled to each other. A source of the third NMOS transistor 26 is grounded.
The power amplifier stage 4 includes a fourth PMOS transistor 41 and a fourth NMOS transistor 42. A gate of the fourth PMOS transistor 41 receives the first shift voltage produced by the level shift stage 3, a source of the fourth PMOS transistor 41 receives the second source voltage (VDD2), a gate and a source of the fourth NMOS transistor 42 are respectively coupled to the source of the first NMOS transistor 24 and grounded, and a drain of the fourth PMOS transistor 41 and a drain of the fourth NMOS transistor 42 are coupled to each other and output an output current.
The level shift stage 3 includes a capacitor 31 having first and second capacitor terminals, a unity gain amplifier 32 having an input terminal and an output terminal, and a resistor 33. The first terminal of the capacitor 31 and the input terminal of the unity gain amplifier 32 are coupled to each other and receive the first amplified voltage, and the output terminal of the unity gain amplifier 32 is coupled to the second terminal of the capacitor 31 via the resistor 33 and outputs the first shift voltage.
The capacitor 31 stores a voltage difference between the second source voltage (VDD2) and the first source voltage (VDD1), and the level shift stage 3 adjusts the DC level of the first amplified voltage by an amount that is substantially equal to the voltage difference between the second source voltage (VDD2) and the first source voltage (VDD1). Therefore, with the voltage amplifier stage 2 and the power amplifier stage 4 operating off different source voltages, the following equations must be satisfied in order for the voltage amplifier stage 2 to operate normally:
Vgs,24+Vgs,42=Vgs,25+Vgs,26′
Vsg,21+Vsg,41=Vsg,22+Vsg,23°
At a high frequency, the AC fluctuations of a drain voltage of the first NMOS transistor 24 are transmitted to the gate of the fourth PMOS transistor 41 through the capacitor 31, while at a low frequency, are transmitted to the gate of the fourth PMOS transistor 41 through the unity gain amplifier 32 and the resistor 33.
It is to be noted that since the second source voltage (VDD2) is larger than the first source voltage (VDD1), the MOS transistors 21-26 of the voltage amplifier stage 2 may be realized through core devices, while the MOS transistors 41, 42 of the power amplifier stage 4 may be realized through high-voltage devices. Alternatively, the fourth PMOS transistor 41 and the fourth NMOS transistor 42 may be realized through core devices to reduce size and increase speed, and, as shown in
In
The unity gain amplifier 32 includes a sixth PMOS transistor 321, a seventh PMOS transistor 322, a sixth NMOS transistor 323, and a seventh NMOS transistor 324, which are realized through core devices, and an eighth NMOS transistor 325, which is realized through a high-voltage device. A gate of the sixth PMOS transistor 321 functions as an input terminal of the unity gain amplifier 32. A source of the sixth PMOS transistor 321 receives the first source voltage (VDD1). A drain of the sixth PMOS transistor 321, a gate and a drain of the sixth NMOS transistor 323, and a gate of the seventh NMOS transistor 324 are coupled to each other. A source of the sixth NMOS transistor 323 and a source of the seventh NMOS transistor 324 are grounded. A source of the seventh PMOS transistor 322 receives the second source voltage (VDD2). A gate and a drain of the seventh PMOS transistor 322 are coupled to each other, form an output terminal of the unity gain amplifier 32, and are coupled to a drain of the seventh NMOS transistor 324 via the eighth NMOS transistor 325. It is to be noted that this is merely an exemplary configuration of the unity gain amplifier 32, and other configurations capable of similar or identical operation also fall within the scope of the present invention.
In the first preferred embodiment, the power amplifier stage 4 operates off a relatively high voltage and the voltage amplifier stage 2 operates off a relatively low voltage. Hence, a voltage swing and a current drive capability of the power amplifier stage 4 may be increased, while, at the same time, the power consumption of the voltage amplifier stage 2 may be reduced.
Referring to
The power amplifier stage 7 includes a first PMOS transistor 71 and a first NMOS transistor 72. A source of the first PMOS transistor 71 receives a second source voltage (VDD2), a source of the first NMOS transistor 72 is grounded, a gate of the first NMOS transistor 72 receives the first amplified voltage, and a drain of the first PMOS transistor 71 and a drain of the first NMOS transistor 72 are coupled to each other and output an output current.
The level shift stage 6 includes a capacitor 61 and a resistor 62. The capacitor 61 has a first capacitor terminal for receiving the first amplified voltage, and a second capacitor terminal. The resistor 62 has a first resistor terminal for receiving a bias voltage (VB), and a second resistor terminal. The second capacitor terminal of the capacitor 61 and the second resistor terminal of the resistor 62 are coupled to each other and output a first shift voltage to a gate of the first PMOS transistor 71.
Unlike the first embodiment, the capacitor 61 stores a voltage difference between the bias voltage (VB) and the first source voltage (VDD1), and the level shift stage 6 adjusts the DC level of the first amplified voltage by an amount that is substantially equal to this voltage difference between the bias voltage (VB) and the first source voltage (VDD1). Therefore, the voltage amplifier stage 5 and the power amplifier stage 7 may operate using different source voltages. In this embodiment, the power amplifier stage 7 operates off a relatively high voltage and the voltage amplifier stage 5 operates off a relatively low voltage. Hence, a voltage swing and a current drive capability of the power amplifier stage 7 may be increased, while, at the same time, the power consumption of the voltage amplifier stage 5 may be reduced.
At a high frequency, the AC fluctuations of the first amplified voltage may be transmitted to the gate of the first PMOS transistor 71 through the capacitor 61. Consequently, this embodiment is suitable for operation at high frequencies. However, at a low frequency, although AC fluctuations are unable to be transmitted to the gate of the first PMOS transistor 71 through the capacitor 61, this embodiment may still function as a class A amplifier.
It is to be noted that since the second source voltage (VDD2) is larger than the first source voltage (VDD1), the voltage amplifier stage 5 may be realized through core devices, while the MOS transistors 71, 72 of the power amplifier stage 7 may be realized through high-voltage devices. Alternatively, the first PMOS transistor 71 and the first NMOS transistor 72 may be realized through core devices to reduce size and increase speed, and may be placed in a cascode arrangement respectively with a second PMOS transistor (not shown) and a second NMOS transistor (not shown), which are realized through high-voltage devices, to thereby realize greater protection.
Referring to
The power amplifier stage 9 includes a pair of first PMOS transistors 91 and a pair of first NMOS transistors 92. Sources of the first PMOS transistors 91 receive a second source voltage (VDD2), sources of the first NMOS transistor 92 are grounded, gates of the first NMOS transistors 92 receive respectively the first and second amplified voltages, and a drain of each of the first PMOS transistors 91 is coupled to a drain of a respective one of the first NMOS transistors 92 for outputting a corresponding one of first and second output currents.
The level shift stage 8 includes a pair of capacitors 81, a unity gain amplifier 82 having two input terminals and two output terminals, and a pair of resistors 83. The capacitors 81 have first capacitor terminals coupled respectively to the input terminals of the unity gain amplifier 82 and receiving respectively the first and second amplified voltages, and second capacitor terminals coupled respectively to the output terminals of the unity gain amplifier 82 respectively through the resistors 83 and outputting first and second shift voltages respectively to gates of the first PMOS transistors 91 of the power amplifier stage 9. Hence, the power amplifier stage 9 converts the first and second shift voltages to produce the first and second output currents.
Each of the capacitors 81 stores a voltage difference between the second source voltage (VDD2) and the first source voltage (VDD1). The level shift stage 8 adjusts the DC level of each of the first and second amplified voltages by an amount that is substantially equal to the voltage difference between the second source voltage (VDD2) and the first source voltage (VDD1). Therefore, the voltage amplifier stage 5 and the power amplifier stage 9 may operate using different source voltages. In this embodiment, the power amplifier stage 9 operates off a relatively high voltage and the voltage amplifier stage 5 operates off a relatively low voltage. Hence, a voltage swing and a current drive capability of the power amplifier stage 9 may be increased, while, at the same time, the power consumption of the voltage amplifier stage 5 may be reduced.
At a high frequency, the AC fluctuations of the amplified voltages may be transmitted to the gates of the first PMOS transistors 91 respectively through the capacitors 81, while at a low frequency, the AC fluctuations may be transmitted to the gates of the first PMOS transistors 91 respectively through the unity gain amplifier 82 and the resistors 83.
It is to be noted that since the second source voltage (VDD2) is larger than the first source voltage (VDD1), the voltage amplifier stage 5 may be realized through core devices, while the MOS transistors 91, 92 of the power amplifier stage 9 may be realized through high-voltage devices. Alternatively, with reference to
Referring to
While the present invention has been described in connection with what are considered the most practical and preferred embodiments, it is understood that this invention is not limited to the disclosed embodiments but is intended to cover various arrangements included within the spirit and scope of the broadest interpretation so as to encompass all such modifications and equivalent arrangements.
Patent | Priority | Assignee | Title |
10411652, | Jul 21 2017 | Qualcomm Incorporated | Amplifier bias technique |
8638250, | Aug 26 2011 | MEDIATEK INC | Amplifier, fully-differential amplifier and delta-sigma modulator |
9007249, | Aug 26 2011 | MEDIATEK INC. | Amplifier, fully-differential amplifier and delta-sigma modulator |
9154083, | Aug 26 2011 | MEDIATEK INC. | Amplifier, fully-differential amplifier and delta-sigma modulator |
Patent | Priority | Assignee | Title |
7209005, | Mar 30 2004 | Texas Instruments Incorporated | Class-AB amplifier for dual voltage supplies |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 08 2008 | CHANG, WIEN-HUA | Realtek Semiconductor Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020988 | /0973 | |
May 23 2008 | Realtek Semiconductor Corp. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Feb 06 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 02 2018 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Sep 06 2021 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 31 2013 | 4 years fee payment window open |
Mar 03 2014 | 6 months grace period start (w surcharge) |
Aug 31 2014 | patent expiry (for year 4) |
Aug 31 2016 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 31 2017 | 8 years fee payment window open |
Mar 03 2018 | 6 months grace period start (w surcharge) |
Aug 31 2018 | patent expiry (for year 8) |
Aug 31 2020 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 31 2021 | 12 years fee payment window open |
Mar 03 2022 | 6 months grace period start (w surcharge) |
Aug 31 2022 | patent expiry (for year 12) |
Aug 31 2024 | 2 years to revive unintentionally abandoned end. (for year 12) |