The invention includes methods of forming integrated circuitry, methods of forming memory circuitry, and methods of forming field effect transistors. In one implementation, conductive metal silicide is formed on some areas of a substrate and not on others. In one implementation, conductive metal silicide is formed on a transistor source/drain region and which is spaced from an anisotropically etched sidewall spacer proximate a gate of the transistor.
|
1. A method of forming a field effect transistor, comprising:
forming a gate electrode of a field effect transistor over a silicon-comprising substrate, the gate electrode comprising a sidewall;
forming a first electrically insulative anisotropically etched sidewall spacer over the sidewall of the gate electrode;
forming a second anisotropically etched sidewall spacer over and in direct physical contact with the first sidewall spacer, the second anisotropically etched sidewall spacer being distinct from the first sidewall spacer and the second anisotropically etched sidewall spacer comprising a combination of an electrically conductive material, an electrically insulative material, and a semiconductive material;
depositing metal over the first and second sidewall spacers and over silicon of a source/drain region of the transistor proximate the second sidewall spacer; and
annealing the substrate effective to react the metal with silicon of the substrate to form an electrically conductive metal silicide on the source/drain region which is spaced from the first sidewall spacer.
2. A method of forming a field effect transistor, comprising:
forming a gate electrode of a field effect transistor over a silicon-comprising substrate, the gate electrode comprising a sidewall;
forming a first electrically insulative anisotropically etched sidewall spacer over the sidewall of the gate electrode;
forming a second anisotropically etched sidewall spacer over and in direct physical contact with the first sidewall spacer, the second anisotropically etched sidewall spacer being distinct from the first sidewall spacer and the second anisotropically etched sidewall spacer comprising a combination of an electrically conductive material, an electrically insulative material, and a semiconductive material;
depositing metal over the first and second sidewall spacers and over silicon of a source/drain region of the transistor proximate the second sidewall spacer;
annealing the substrate effective to react the metal with silicon of the substrate to form an electrically conductive metal silicide on the source/drain region which is spaced from the first sidewall spacer; and
removing the second sidewall spacer from the substrate after the annealing.
3. A method of forming a field effect transistor, comprising:
forming a gate electrode of a field effect transistor over a silicon-comprising substrate, the gate electrode comprising a first sidewall and a second sidewall on opposite sides of the gate electrode;
forming a first electrically insulative anisotropically etched sidewall spacer over each of the first and second sidewalls of the gate electrode;
depositing masking material over the gate electrode and over the first electrically insulative anisotropically etched sidewall spacer received over each of the first and second sidewalls of the gate electrode;
etching the masking material to expose silicon on one of the opposite sides of the gate electrode and not on the other of the opposite sides of the gate electrode, the etching forming a second anisotropically etched sidewall spacer over and distinct from the first sidewall spacer on the one of the opposite sides and not on the other of the opposite sides;
depositing metal over the first and second sidewall spacers and over silicon of a source/drain region of the transistor proximate the second sidewall spacer; and
annealing the substrate effective to react the metal with silicon of the substrate to form an electrically conductive metal silicide on the source/drain region which is spaced from the first sidewall spacer.
12. The method of
13. The method of
|
This patent resulted from a divisional application of U.S. patent application Ser. No. 11/003,275, filed Dec. 3, 2004 now U.S. Pat. No. 7,276,433, entitled “Methods of Forming Integrated Circuitry, Methods of Forming Memory Circuitry, and Methods of Forming Field Effect Transistors”, naming Kunal R. Parekh and John K. Zahurak as inventors, the disclosure of which is incorporated by reference.
This invention relates to methods of forming integrated circuitry, to methods of forming memory circuitry, and to methods of forming field effect transistors.
Conductive metal suicides are commonly used in integrated circuitry fabrication due to their high electrical conductivities. For example, such materials are used as conductive strapping layers over conductively doped polysilicon gate lines. Such materials are also used as contact interfaces for conductive contacts. For instance in many integrated circuits, electrically conductive plugs (for example elemental metals, alloys, metal compounds, or conductively doped semiconductive material) are electrically connected with underlying conductively doped silicon. Conductive metal suicides make excellent conductive interfaces between underlying conductively doped semiconductive material and the same or other conductive material received thereover. However, there are instances where it is desired that conductive metal suicides not be utilized in such contacts, for example where excessive leakage current to underlying substrate material is problematic. Accordingly, in fabricating contacts at a given elevation within a substrate, it is sometimes desirable that suicides be formed in some regions and not in others.
While the invention was motivated in addressing the above identified issues, it is in no way so limited. The invention is only limited by the accompanying claims as literally worded, without interpretative or other limiting reference to the specification, and in accordance with the doctrine of equivalents.
This invention includes methods of forming integrated circuitry, including methods of forming memory circuitry, and includes methods of forming field effect transistors. In one implementation, a method of forming memory circuitry includes providing a silicon-comprising substrate comprising a memory array area and a peripheral circuitry area. The memory array area comprises a first pair of spaced adjacent conductive structures received over the silicon-comprising substrate in at least a first cross-section of the substrate. The peripheral circuitry area comprises a second pair of spaced adjacent conductive structures received over the silicon-comprising substrate at least in a second cross-section of the substrate. The conductive structures of the second pair are spaced further from one another in the second cross-section than are those of the first pair in the first cross-section. A masking material is deposited between the conductive structures of each of the first and second pairs. The masking material is removed effective to expose silicon between the conductive structures of the second pair in the second cross-section but not between the conductive structures of the first pair in the first cross-section. After the removing effective to expose silicon, metal is deposited over the substrate and the substrate is annealed effective to react the metal with silicon of the substrate to form a conductive metal silicide between the conductive structures of the second pair in the second cross-section but not between the conductive structures of the first pair in the first cross-section. After the annealing, at least some of the masking material is removed from between the conductive structures of the first pair in the first cross-section.
In one implementation, conductive material is deposited between the conductive structures of each of the first and second pairs independent of whether at least some of the masking material is removed from between the conductive structures of the first pair in the first cross-section after the annealing.
In one implementation, a method of forming integrated circuitry includes providing a silicon-comprising substrate comprising a first circuitry area and a second circuitry area. The first circuitry area comprises a first pair of spaced adjacent gate electrodes received over the silicon-comprising substrate in at least a first cross-section of the substrate. Spaced and facing anisotropically etched electrically insulative sidewall spacers are provided in the first cross-section between the gate electrodes of the first pair. The second circuitry area comprises a second pair of spaced adjacent gate electrodes received over the silicon-comprising substrate in at least a second cross-section of the substrate. Spaced and facing anisotropically etched electrically insulative sidewall spacers are provided in the second cross-section between the gate electrodes of the second pair. The facing anisotropically etched sidewall spacers between the second pair are spaced further from one another in the second cross-section than are those received between the first pair in the first cross-section. A masking material is deposited between the facing anisotropically etched sidewall spacers received between each of the first and second pairs of gate electrodes. The masking material is removed effective to expose silicon between the facing anisotropically etched sidewall spacers received between the second pair in the second cross-section but not between the facing anisotropically etched sidewall spacers received between the first pair in the first cross-section. After the removing, metal is deposited over the substrate and the substrate is annealed effective to react the metal with silicon of the substrate to form a conductive metal silicide between the facing anisotropically etched sidewall spacers received between the second pair in the second cross-section but not between the facing anisotropically etched sidewall spacers received between the first pair in the first cross-section.
In one implementation, a method of forming a field effect transistor includes forming a gate electrode of a field effect transistor over a silicon-comprising substrate. The gate electrode comprises a sidewall. A first electrically insulative anisotropically etched sidewall spacer is formed over the sidewall of the gate electrode. A second anisotropically etched sidewall spacer if formed over and distinct from the first sidewall spacer. A metal is deposited over the first and second sidewall spacers and over silicon of a source/drain region of the transistor proximate the second sidewall spacer. The substrate is annealed effective to react the metal with silicon of the substrate to form an electrically conductive metal silicide on the source/drain region which is spaced from the first sidewall spacer.
Other aspects and implementations are contemplated.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).
Preferred aspects of the invention are initially described with reference to
As shown, conductive structures 32 and 34 of the second pair are spaced further from one another in the depicted second cross-section (shown by a distance A) than are those spaced adjacent conductive structures 28 and 30 of the first pair in the first cross-section (shown by a distance B). By way of example only, the spacing dimension A typically is at least 1300 Angstroms, and the spacing dimension B typically ranges between 600 Angstroms and 1000 Angstroms in existing minimum feature technology. Further by way of example only, a typical collective thickness for materials 24, 25, 26 and 27 is on the order of 2,000 Angstroms.
In one preferred implementation, an anisotropically etched electrically insulative sidewall spacer is formed over a sidewall of at least one of the conductive structures in at least one of the first and second cross-sections. For example as shown,
By way of example only, numerals 60, 61, 62, 63, 64 and 65 depict exemplary source/drain regions of the exemplary field effect transistors being fabricated. Such regions might be fully doped, partially doped, or substantially void of conductivity enhancing doping at this point in the process. Further and regardless, such regions might comprise elevated source/drain regions.
Referring to
In one preferred implementation, masking material 46 comprises a material that can be selectively etched relative to spacers 36-43, and also preferably relative to insulative caps 27, and also preferably relative to substrate material 16. In the context of this document, a selective etch is where removal of one material relative to another occurs at a removal ratio of at least 2:1. Masking material 46 might be electrically conductive, electrically insulative or semiconductive. By way of example only, exemplary electrically insulative materials include silicon nitride and silicon dioxide. Exemplary semiconductive materials include doped semiconductive materials, for example silicon and gallium arsenide. Exemplary preferred electrically conductive materials are conductive metal nitrides, for example tungsten nitride and titanium nitride. Additional exemplary masking materials include amorphous carbon and transparent carbon.
Any such materials can be deposited by any existing or yet-to-be developed methods, for example preferably by CVD. For example, silicon dioxide can be deposited by bubbling an inert gas through tetraethylorthosilicate. Silicon nitride can be chemical vapor deposited using silane and ammonia. Tungsten nitride can be chemical vapor deposited from WF6 and NH3. Titanium nitride can be chemical vapor deposited from TiCl4 and NH3. Amorphous and transparent carbons can be chemical vapor deposited from C3H6 and otherwise as disclosed in our U.S. patent application Ser. No. 10/817,029, filed on Apr. 1, 2004, naming Garo J. Derderian and H. Montgomery Manning as inventors, and entitled “Method Of Forming Trench Isolation Regions”, and which is now U.S. Pat. No. 7,015,113, the disclosure of which is hereby fully incorporated by reference as if separately presented in its entirety herein. Such are preferably boron doped at least to facilitate step coverage in the deposition.
Referring to
The preferred technique for removing masking material 46 comprises chemical etching, and which is substantially selective relative to the material of spacers 36-43. For example, and by way of example only, where the depicted insulative spacers and caps comprise silicon nitride, an exemplary etching chemistry for etching amorphous or transparent carbon in an anisotropic manner as depicted includes any suitable fluorine-containing plasma etch, and for an isotropic etch an example would be sulfuric acid and hydrogen peroxide. For silicon dioxide, exemplary isotropic etch chemistries would include a dilute hydrofluoric acid etch, and a buffered oxide etch using NH4F and HF; and for an anisotropic etch would include any suitable fluorine containing plasma etch. For tungsten nitride, an exemplary isotropic etch chemistry would include fluorine, NF3, and Ar, and for an anisotropic etch would include either plasma NF3 and chlorine or plasma HBr and flourine. For titanium nitride, an exemplary isotropic etch chemistry would include dilute hydrofluoric acid, and for an anisotropic etch would include chlorine.
Preferably, the depositing of masking material 46 through the removing of the masking material 46 of
Referring to
Referring to
Referring to
Referring to
The invention also contemplates a method of forming a field effect transistor. Such a method includes forming a gate electrode of a field effect transistor over a silicon-comprising substrate. For example, and by way of example only, any of gate electrodes 30, 32 or 34 constitute exemplary such gate electrodes formed over an exemplary silicon-comprising substrate 16. Any of such gate electrodes comprise some sidewall, for example and by way of example only, the depicted sidewalls which happen to be vertically oriented with respect to gate electrodes 30, 32 or 34. Other than straight-line and/or vertically oriented sidewalls are also of course contemplated.
A first electrically insulative anisotropically etched sidewall spacer is formed over the particular sidewall of the particular gate electrode. For example, and by way of example only, any one of spacers 39, 40, 41, 42 or 43 constitute an exemplary such spacer.
A second anisotropically etched sidewall spacer is formed over and distinct from the first sidewall spacer. For example, and by way of example only, any of the depicted five remaining spacers 46 (remnant from removing masking material 46) in
A metal is deposited over the first and second sidewall spacers and over silicon of a source/drain region of the transistor proximate the second sidewall spacer. By way of example only,
The substrate is annealed effective to react the metal with silicon of the substrate to form an electrically conductive metal silicide on the source/drain region which is spaced from the first sidewall spacer. For example, and by way of example only, any one of regions 52 in
In one further preferred implementation of a method of forming a field effect transistor as-described, the second sidewall spacer is removed from the substrate after the annealing. For example, and by way of example only, such is depicted in the exemplary embodiment of
Regardless of removal of second sidewall spacer material, in some instances by way of example only it might be desirable to space the metal silicide contact region of a field effect transistor away from the first or other anisotropically etched spacer(s). For example, if defects might be formed in the silicide, such would be spaced further away from the spacers, and thereby further from the channel region, in such a field effect transistor.
The invention also contemplates forming one or more intervening anisotropically etched sidewall spacers between the first and second anisotropically etched sidewall spacers. For example,
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
Zahurak, John K., Parekh, Kunal R.
Patent | Priority | Assignee | Title |
10141436, | Apr 04 2016 | Purdue Research Foundation | Tunnel field effect transistor having anisotropic effective mass channel |
Patent | Priority | Assignee | Title |
5247197, | Nov 05 1987 | Fujitsu Limited | Dynamic random access memory device having improved contact hole structures |
5405798, | Nov 05 1987 | Fujitsu Limited | Method of producing a dynamic random access memory device having improved contact hole structures |
5472887, | Nov 09 1993 | Texas Instruments Incorporated | Method of fabricating semiconductor device having high-and low-voltage MOS transistors |
5495439, | Sep 27 1993 | Renesas Electronics Corporation | Semiconductor memory device having SOI structure and manufacturing method thereof |
5527722, | Nov 09 1993 | Texas Instruments Incoporated | Method of fabrication of a semiconductor device having high-and low-voltage MOS transistors |
5581114, | Mar 15 1994 | National Semiconductor Corporation | Self-aligned polysilicon base contact in a bipolar junction transistor |
5777920, | Dec 07 1995 | Renesas Electronics Corporation | Semiconductor memory device and method of manufacturing the same |
5844276, | Dec 06 1996 | Advanced Micro Devices, Inc. | CMOS integrated circuit and method for implanting NMOS transistor areas prior to implanting PMOS transistor areas to optimize the thermal diffusivity thereof |
5866934, | Jun 20 1997 | Advanced Micro Devices, Inc. | Parallel and series-coupled transistors having gate conductors formed on sidewall surfaces of a sacrificial structure |
5888854, | Sep 27 1993 | Mitsubishi Denki Kabushiki Kaisha | Method of manufacturing a DRAM having an SOI structure |
5939760, | Dec 06 1995 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SRAM cell employing substantially vertically elongated pull-up resistors and methods of making, and resistor constructions and methods of making |
6063681, | Jan 13 1998 | LG Semicon Co., Ltd. | Silicide formation using two metalizations |
6180472, | Jul 28 1998 | Godo Kaisha IP Bridge 1 | Method for fabricating semiconductor device |
6180477, | Mar 02 1999 | United Microelectronics Corp | Method of fabricating field effect transistor with silicide sidewall spacers |
6258671, | May 13 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of providing spacers over conductive line sidewalls, methods of forming sidewall spacers over etched line sidewalls, and methods of forming conductive lines |
6306701, | Apr 20 1999 | United Microelectronics Corp. | Self-aligned contact process |
6312982, | Jul 13 1998 | Kabushiki Kaisha Toshiba | Method of fabricating a trench capacitor |
6329251, | Aug 10 2000 | Taiwan Semiconductor Manufacturing Company, Ltd | Microelectronic fabrication method employing self-aligned selectively deposited silicon layer |
6383872, | Jun 20 1997 | Advanced Micro Devices, Inc. | Parallel and series-coupled transistors having gate conductors formed on sidewall surfaces of a sacrificial structure |
6383877, | May 20 1999 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Method of forming T-shaped isolation layer, method of forming elevated salicide source/drain region using the same, and semiconductor device having T-shaped isolation layer |
6420250, | Mar 03 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming portions of transistor structures, methods of forming array peripheral circuitry, and structures comprising transistor gates |
6492665, | Jul 28 1998 | Godo Kaisha IP Bridge 1 | Semiconductor device |
6501114, | Mar 03 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Structures comprising transistor gates |
6548339, | May 13 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming memory circuitry, and method of forming dynamic random access memory (DRAM) circuitry |
6642134, | Sep 22 1999 | Advanced Micro Devices, Inc. | Semiconductor processing employing a semiconductor spacer |
6707154, | Jan 08 2001 | Renesas Electronics Corporation | Semiconductor device and production method for the same |
6806190, | Feb 22 2000 | OKI SEMICONDUCTOR CO , LTD | Structure of semiconductor electronic device and method of manufacturing the same |
6995437, | Mar 05 2003 | Infineon Technologies LLC | Semiconductor device with core and periphery regions |
7211515, | Mar 28 2002 | Samsung Electronics Co., Ltd. | Methods of forming silicide layers on source/drain regions of MOS transistors |
7276433, | Dec 03 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming integrated circuitry, methods of forming memory circuitry, and methods of forming field effect transistors |
7439138, | Dec 03 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of forming integrated circuitry |
20010005630, | |||
20020025644, | |||
20020068395, | |||
20030025163, | |||
20030073277, | |||
20050026380, | |||
20050176202, | |||
20060121677, | |||
20060264019, | |||
20070032011, | |||
20070141821, | |||
20070298570, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 09 2007 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 043079 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 038954 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 038669 | /0001 | |
Jun 29 2018 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 047243 | /0001 | |
Jul 03 2018 | MICRON SEMICONDUCTOR PRODUCTS, INC | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 03 2018 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | MICRON SEMICONDUCTOR PRODUCTS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050937 | /0001 |
Date | Maintenance Fee Events |
Dec 09 2010 | ASPN: Payor Number Assigned. |
Apr 16 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 03 2018 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 03 2022 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Nov 16 2013 | 4 years fee payment window open |
May 16 2014 | 6 months grace period start (w surcharge) |
Nov 16 2014 | patent expiry (for year 4) |
Nov 16 2016 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 16 2017 | 8 years fee payment window open |
May 16 2018 | 6 months grace period start (w surcharge) |
Nov 16 2018 | patent expiry (for year 8) |
Nov 16 2020 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 16 2021 | 12 years fee payment window open |
May 16 2022 | 6 months grace period start (w surcharge) |
Nov 16 2022 | patent expiry (for year 12) |
Nov 16 2024 | 2 years to revive unintentionally abandoned end. (for year 12) |