A thin silicon solar cell having a back dielectric passivation and rear contact with local back surface field is described. Specifically, the solar cell may be fabricated from a crystalline silicon wafer having a thickness from 50 to 500 micrometers. A barrier layer and a dielectric layer are applied at least to the back surface of the silicon wafer to protect the silicon wafer from deformation when the rear contact is formed. At least one opening is made to the dielectric layer. An aluminum contact that provides a back surface field is formed in the opening and on the dielectric layer. The aluminum contact may be applied by screen printing an aluminum paste having from one to 12 atomic percent silicon and then applying a heat treatment at 750 degrees Celsius.
|
1. A method, comprising:
forming a diffused layer on a doped substrate of a thin silicon wafer, wherein the silicon wafer has a front surface and a back surface;
forming a dielectric layer on at least the back surface of the silicon wafer;
forming a barrier layer on the dielectric layer;
removing a portion of the barrier layer and the back surface dielectric layer to form an opening to the substrate;
applying an aluminum paste having elemental silicon to the opening and the back surface of the silicon wafer, wherein the aluminum paste comprises from one to 12 atomic percent silicon; and
applying a heat treatment to the aluminum paste, wherein the aluminum paste is heated to a peak temperature from 700 to 900 degrees Celsius.
4. The method of
10. The method of
11. The method of
12. The method of
13. The method of
14. The method of
determining etch paste application to portions of the surface area of the dielectric layer using a simulation system.
15. The method of
entering parameters into the simulation system for determining etch paste application, wherein the parameters comprise an emitter sheet resistance, a cell thickness, a resistivity, a front surface recombination velocity, a back surface recombination velocity at the dielectric, and a contact resistance.
16. The method of
17. The method of
18. The method of
19. The method of
|
The present application claims priority to and the benefit of U.S. Provisional Patent Application No. 60/916,327, filed May 7, 2007.
The U.S. Government has a paid-up nonexclusive, worldwide license in this invention and the right in limited circumstances to require the patent owner to license others on reasonable terms as provided for by the terms of contract No. DE-FC36-07GO17023 awarded by the U.S. Department of Energy.
The present invention generally relates to silicon solar cells. More particularly, the present invention relates to a formation of a back or rear contact that provides back surface passivation and optical confinement properties.
Solar cells are devices that convert light energy into electrical energy. These devices are also often called photovoltaic (PV) cells. Solar cells are manufactured from a wide variety of semiconductors. One common semiconductor material is crystalline silicon.
Solar cells have three main elements: (1) a semiconductor; (2) a semiconductor junction; and (3) conductive contacts. Semiconductors such as silicon may be doped n-type or p-type. If an n-type silicon and p-type silicon are formed in contact with one another, the region in the solar cell where they meet is a semiconductor junction. The semiconductor absorbs light. The energy from the light may be transferred to the valence electron of an atom in a silicon layer, which allows the valence electron to escape its bound state leaving behind a hole. These photogenerated electrons and holes are separated by the electric field associated with the p-n junction. The conductive contacts allow current to flow from the solar cell to an external circuit.
The top conductive contact 50 (“front contact”), comprising silver, enables electric current to flow into the solar cell 5. The top conductive contact 50, however, does not cover the entire face of the cell 5 because silver is not entirely transparent to light. Thus, the top conductive contact 50 has a grid pattern to allow light to enter into the solar cell 5. Electrons flow from the top conductive contact 50, and through the load 75, before uniting with holes via the bottom conductive contact 40.
The bottom conductive contact 40 (“rear contact” or “back contact”) usually comprises aluminum-silicon eutectic. This conductive contact 40 typically covers the entire bottom of the p-type silicon 10 in order to maximize conduction. The aluminum is alloyed with silicon at high temperatures of approximately 750 degrees Celsius, well above the aluminum-silicon eutectic temperature of 577 degrees Celsius. This alloying reaction creates a heavily-doped p-type region at the bottom of the base and gives rise to a strong electric field there. This field aids in repelling the light-generated electrons from recombining with holes at the back contact so that they can be collected more efficiently at the p-n junction.
The interface between silicon and a conductive contact is typically an area having high recombination. For example, the back surface recombination velocity of an aluminum back surface field across the entire back surface may be 500 centimeters per second or more. High back surface recombination velocities decrease cell efficiency.
One method that has been used to reduce recombination at the back contact is to form a dielectric layer of silicon dioxide on the rear surface of the silicon wafer. This dielectric layer improves passivation, but creates other problems such as how to generate openings from the dielectric layer to the silicon, and optimizing the size and spacing of each window. In addition, the dielectric layer does not protect the silicon wafer from aluminum-silicon alloying during contact formation, which may deform the silicon wafer. Thin film silicon wafers are especially susceptible to deformation. The prior art solutions for reducing recombination at the back surface do not adequately address other issues such as preventing thin film silicon deformation, determining the size and spacing of dielectric openings, cleaning the dielectric openings, and forming quality back surface fields at the dielectric openings.
The solution as presented herein comprises a solar cell structure that has a dielectric passivation layer and a rear contact with local aluminum back surface field. A process for forming the rear contact is provided. In an embodiment, a dielectric layer is formed on the rear surface of a thin crystalline wafer having an n-region and a p-region. An opening is made in the dielectric layer by screen printing an etch paste, followed by a first heat treatment. A hydrofluoric acid solution may be used to remove any residue left by the etch paste. The rear contact is formed by screen printing a contact paste on the entire back surface followed by a second heat treatment. The contact paste is comprised of aluminum and from one to 12 atomic percent silicon. The presence of the silicon in the contact paste saturates the appetite of aluminum for silicon during the second heat treatment, and provides a high-quality back surface field contact at the local openings. The use of little or no glass frit in the aluminum helps to avoid significant aluminum spiking through the dielectric layer which degrades device performance.
The foregoing is a summary and thus contains, by necessity, simplifications, generalizations and omissions of detail; consequently, those skilled in the art will appreciate that the summary is illustrative only and is not intended to be in any way limiting. Other aspects, inventive features, and advantages of the present disclosure, as defined solely by the claims, will become apparent in the non-limiting detailed description set forth below.
In the following detailed description, numerous specific details are set forth in order to provide a thorough understanding of the invention. However, it will be understood by those skilled in the art that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail so as not to obscure the present invention.
In operation 200, a p-type or n-type layer is formed on a silicon wafer. The silicon wafer may be crystalline. The silicon wafer may have a thickness from 200 to 250 micrometers. For another embodiment, the silicon wafer may have a thickness from 50 to 500 micrometers. Aluminum-silicon alloying across the entire back surface of the silicon wafer may deform thin silicon wafers. Thus, rather than forming full area contacts directly on the silicon wafer, barrier and dielectric layers are grown on the front and back sides of the silicon wafer in operation 210. The dielectric layers may be grown concurrently or simultaneously. For one embodiment of the invention, the dielectric layers are silicon dioxide. For another embodiment of the invention, the dielectric layers may be aluminum oxide.
Silicon dioxide may be formed through a spin-on process to achieve a thickness from 1000 to 5000 angstroms on each side. During the spin-on process, the dielectric in liquid form is deposited onto spinning wafers. The spin-on precursor may be a silicon dioxide sol-gel. Silicon dioxide sol-gel is commercially available from Filmtronics, Inc. under the name “20B.” After the spin-on process, the wafer is dried at a temperature from 150 to 250 degrees Celsius for between 10 and 20 minutes. The silicon dioxide may be cured in oxygen ambient at a temperature from 875 to 925 degrees Celsius in a conventional tube furnace. The spin-on process enables a thicker, more uniform, silicon dioxide layer to be formed, which makes the dielectric a diffusion mask for single sided diffusion.
Alternatively the silicon dioxide may be formed via a chemical vapor deposition process or plasma enhanced chemical vapor deposition (PECVD) process. Such process may use silane and oxygen as precursors at a temperature from 300 to 500 degrees Celsius for 10 to 20 minutes. A reaction chamber may be used to control the reactants for this process.
In operation 215, a barrier layer is formed on the front and back sides of the wafer. The barrier layer may be comprised of silicon nitride having a thickness from 100 to 700 angstroms. The silicon nitride layer may be formed using PECVD. Silane and ammonia may be PECVD precursors of silicon and nitride, respectively. Alternatively, the silicon nitride layer may be formed using a low pressure chemical vapor deposition process in a suitable reaction chamber. The barrier layer on the front surface provides an anti-reflective coating to help absorb light. The barrier layers also protect the dielectric layers. Without the barrier layer on the back surface, the back surface dielectric layer may be subjected to aluminum spiking and impurities through the air. Moreover, the dielectric layers are more vulnerable to damage by high temperature during the firing of the screen printed contacts without the barrier layers.
In operation 220, at least one opening is formed in the dielectric and barrier layers on the back side of the silicon wafer. If a plurality of openings are formed, the openings may be evenly distributed across the surface of the silicon wafer. For one embodiment of the invention, the opening is made by applying a solar etch paste to the barrier layer. An exemplary solar etch paste is that manufactured by Merck & Co., Inc. under the name “Solar Etch AX M1.” The solar etch paste may also be used to make openings to the front surface dielectric layer. The etch paste may comprise phosphoric acid, hydrofluoric acid, ammonium fluoride, or ammonium hydrogen fluoride. The openings formed in operation 220 may be in the shape of points or lines.
The paste should only be applied to the areas where openings in the dielectric layer are desired. The paste may be applied using a screen printing machine. The optimum size and spacing of the openings to the substrate are a function of the resistivity of the wafer. Computer programs such as Device Simulations for Smart Integrated Systems (DESSIS) may be used to determine the optimum size and spacing of the openings. DESSIS calculates optimum spacing based on parameters including contact type (point or line), contact size (75 micrometers or 150 micrometers), and lateral BSF (presence or absence). The simulation domain is derived from the smallest unit cell that can be extended periodically to represent the complete structure. To simplify the simulation problem, front contact parameters may be defined such that the front contact is uniformly distributed. Under this scenario, the size of the unit cell is controlled by the back contact geometry in the DESSIS simulation.
The simulation domain for a line contact is shown in
Similarly, a simulation domain for a point contact is shown in
The optical generation parameters may be set to assume a uniform light incident on a textured silicon surface having a facet angle of 54.7 degrees, an antireflection layer of index 2.0, and a thickness of 75 nanometers. The incident light may also be decreased by approximately 8.5 percent to account for shading by a front contact in the actual devices. The internal front surface reflection may be set to 92 percent. The back surface reflection may be set to 85 percent.
The emitter profile may be a Gaussian profile with a peak n-type doping concentration at the surface of 1.14×1020 per cubic centimeter and a junction depth of 0.3 micrometers, which correspond to an emitter having a sheet resistance of approximately 80 ohms per square. Alternatively, an emitter sheet resistance may be varied from 70 to 90 ohms per square.
The local BSF at the back contact may be defined to have a constant p-type doping concentration of 1×1019 per cubic centimeter with a thickness of 1.47 micrometers. This results in an effective surface recombination velocity of approximately 300 centimeters per second at the contact on a 2.0 ohm-centimeter substrate. To simulate for lateral BSF, the BSF layer may be extended laterally to at least 1.3 micrometers outside the contact edge. To simulate for no lateral BSF, the BSF layer may be defined to only cover the contact area.
Other parameter settings may include a cell thickness from 50 to 200 micrometers, a resistivity from 1.5 to 2.5 ohm-centimeter, a front surface recombination velocity from 50,000 to 70,000 centimeters per second, a back surface recombination velocity at the dielectric from 40 to 60 centimeters per second, and a contact resistance of zero ohm-centimeter squared. Using these parameters, a DESSIS output graph depicting solar cell efficiency depending on contact spacing for contacts having a 75 micrometer width is shown in
After applying the etch paste, the etch paste is exposed to a heat source at a temperature from 300 to 380 degrees Celsius for 30 to 45 seconds. The heat source coupled with the solar etch paste dissolves the barrier layer and the dielectric layer under the paste leaving an opening to the substrate. A hydrofluoric acid solution may be used to remove any resulting residue in or around the opening.
For another embodiment of the invention, the openings in the dielectric layer may be made using a laser or a mechanical scribe. The openings may cover one to 10 percent of the rear surface area. The dielectric layer remains on the remainder of the rear surface following operation 220.
In operation 230, a rear contact layer is applied with an aluminum paste that contains from one to 12 atomic percent silicon. For one embodiment of the invention, the aluminum paste may be product number: AL 53-090, AL 53-110, AL 53-120, AL 53-130, AL 53-131, or AL 5540 which are all commercially available from Ferro Corporation. For another embodiment of the invention, the aluminum paste may be commercially available aluminum paste manufactured by DuPont Corporation, Cermet Materials, Inc., Chimet Chemicals, Cixi Lvhuan Healthy Products, Daejoo Electronic Materials, Exojet Electronic, Hamilton Precision Metals, Inc., Metalor Technologies, PEMCO Corporation, Shanghai Daejoo, Young Solar, or Zhonglian Solar Technology. The aluminum paste may comprise fine aluminum particles dispersed in an organic vehicle. The organic vehicle may further comprise a binder such as ethyl cellulose or methyl cellulose and a solvent such as terpineol or carbitol. Silicon content is added to the aluminum paste such that the resulting “contact paste” comprises from one to 12 atomic percent silicon.
Moreover, the local BSF helps to minimize the effect of high recombination at the metal interface. The back surface recombination velocity of an aluminum BSF across the entire back surface is approximately 500 centimeters per second. In contrast, a dielectric back passivation with local aluminum BSF formed by an aluminum paste with 12 percent silicon reduces the back surface recombination velocity to 125 centimeters per second or less.
The contact paste with aluminum and silicon may be applied using a screen printing machine. For one embodiment of the invention, the contact paste is fritless. For another embodiment of the invention, the contact paste is low frit. Fritless or low frit aluminum does not etch or disturb the dielectric layer.
A heat treatment is next applied to the contact paste. In operation 240, the heat is “ramped up” to a temperature from 700 to 900 degrees Celsius. The ramp up time to the peak temperature is from one to five seconds. Silicon dissolves into the aluminum at a temperature greater than the eutectic temperature, which forms a molten aluminum and silicon alloy. The fast ramp up time helps to form a more uniform BSF. Once the peak temperature is reached, that temperature is maintained for three or less seconds in operation 250. For example, the peak temperature may be maintained from one to three seconds. Maintaining the peak temperature for this short period of time helps to prevent junction leakage current because there is less chance for impurities to diffuse to the junction.
Finally, the temperature is “ramped down” to 400 degrees Celsius or less in operation 260. The ramp down time is from three to six seconds. This fast ramp down time may be achieved through a forced cool down. For example, a fan or a drive belt that removes wafers from the heat source at a high speed may be used to rapidly ramp down the temperature to 400 degrees Celsius or less.
The fast ramp down provides for passivation in the bulk region. In one embodiment of the invention, the barrier layer may comprise a hydrogen concentration from 4×1021 to 7×1022 atoms per cubic centimeter. Hydrogen may be incorporated into the silicon nitride layer by the PECVD precursors. During the heat treatment, hydrogen may thus be disassociated from the barrier layer. The hydrogen atoms may then help passivation in the bulk region of the silicon wafer by attaching to defects in the silicon.
The solubility of silicon in aluminum is proportional to the temperature of the alloy. Therefore, during cool-down, the percentage of silicon in the alloy decreases. Excess silicon is rejected from the melt and regrows epitaxially at the silicon liquid interface. This regrowth layer gets doped with aluminum according to the finite solid solubility of aluminum in silicon at the solidification temperature. The regrowth layer, consequently, becomes a p+BSF layer.
If pure aluminum is used rather than the aluminum and silicon combination, the aluminum has an appetite for silicon at high temperatures. As a result, the rejection of silicon onto the silicon surface in the openings is decreased. This degrades the quality of rear surface passivation and lowers the cell performance.
The dielectric layer coupled with the aluminum rear contact having silicon also serves to improve absolute cell efficiency. Absolute cell efficiency is measured by a solar cell's ability to convert incoming light into energy. A full area aluminum eutectic back contact has a back surface reflectance of approximately 60 percent. Back surface reflectance is defined by the percentage of incident light that is reflected by the back surface back into the silicon. The back contact disclosed in this invention produces a back surface reflectance of greater than 85 percent. The dielectric layer coupled to the aluminum and silicon rear contact improves the cell efficiency by one to two percent.
The one to 12 atomic percent silicon additive in the contact paste serves to saturate the aluminum of silicon. Because the aluminum has a silicon concentration, more silicon is rejected from the melt to the opening during cool down. The rejected silicon has an aluminum concentration and regrows epitaxially at the silicon liquid interface forming a p+BSF layer. Lab tests, the results of which are depicted in
The rear contact is traditionally applied directly over the entire back surface of the silicon wafer. If silicon is added to the aluminum paste and applied to the full back surface of the substrate, then one will observe a reduction in the BSF layer thickness because less silicon will be dissolved from the silicon substrate. Thus, it is contrary to conventional wisdom to add silicon to aluminum paste. The inventors, however, have uncovered that the addition of silicon to the aluminum paste increases the depth of BSF for a local opening geometry. In the absence of silicon in the aluminum paste, the aluminum layer away from the openings needs greater than 12 atomic percent silicon to stay in equilibrium during the cool-down. This reduces the amount of silicon available for regrowth in the openings, resulting in thinner local BSF. The addition of silicon to the aluminum paste satisfies the appetite for silicon in the aluminum. Therefore, most of the silicon in the molten aluminum-silicon alloy in the openings is available for regrowth, resulting in thicker local BSF.
In addition to improving BSF, the contact paste with silicon may help to prevent aluminum spiking. The solubility of silicon in aluminum rises as temperature increases. As silicon diffuses into the aluminum, the aluminum will in turn fill voids created by the departing silicon. If the aluminum penetrates the p-n or p+-p junction of the silicon wafer, a lower performance will result.
As discussed above, because the contact paste has from one to 12 atomic percent silicon, the aluminum will already be saturated with silicon atoms. Thus, silicon atoms from the substrate are prevented from diffusing into the aluminum layer during the heat treatment. Aluminum spiking is thereby avoided since no voids will be created in the substrate by departing silicon.
A dielectric layer 620 is coupled to doped substrate 600 in
The opening 625 may be in the form of a point or a line.
In the forgoing specification, the invention has been described with reference to specific exemplary embodiments thereof. It will, however, be evident that various modification and changes may be made thereto without departure from the broader spirit and scope of the invention as set forth in the appended claims. The specification and drawings are, accordingly, to be regarded in an illustrative rather than restrictive sense.
Rohatgi, Ajeet, Meemongkolkiat, Vichai
Patent | Priority | Assignee | Title |
8309446, | Jul 16 2008 | Applied Materials, Inc | Hybrid heterojunction solar cell fabrication using a doping layer mask |
8524524, | Apr 22 2010 | First Solar, Inc; FIRST SOLAR MALAYSIA SDN BHD | Methods for forming back contact electrodes for cadmium telluride photovoltaic cells |
8673679, | Dec 10 2008 | APPLIED MATERIALS ITALIA S R L | Enhanced vision system for screen printing pattern alignment |
9054241, | Apr 22 2010 | First Solar, Inc. | Back contact electrodes for cadmium telluride photovoltaic cells |
9231125, | Jul 28 2011 | HANWHA Q CELLS GMBH | Solar cell and method for producing same |
Patent | Priority | Assignee | Title |
4105471, | Jun 08 1977 | SIEMENS SOLAR INDUSTRIES, L P | Solar cell with improved printed contact and method of making the same |
4163678, | Jun 30 1978 | Solar cell with improved N-region contact and method of forming the same | |
4235644, | Aug 31 1979 | E. I. du Pont de Nemours and Company | Thick film silver metallizations for silicon solar cells |
4442310, | Jul 15 1982 | RCA Corporation | Photodetector having enhanced back reflection |
5011782, | Mar 31 1989 | Electric Power Research Institute | Method of making passivated antireflective coating for photovoltaic cell |
5230746, | Mar 03 1992 | AMOCO ENRON SOLAR | Photovoltaic device having enhanced rear reflecting contact |
5369300, | Jun 10 1993 | Delphi Technologies, Inc | Multilayer metallization for silicon semiconductor devices including a diffusion barrier formed of amorphous tungsten/silicon |
5468652, | Jul 14 1993 | Sandia Corporation | Method of making a back contacted solar cell |
5510271, | Sep 09 1994 | Georgia Tech Research Corporation | Processes for producing low cost, high efficiency silicon solar cells |
5698451, | Jun 10 1988 | SCHOTT SOLAR PV, INC | Method of fabricating contacts for solar cells |
5726065, | Feb 21 1995 | IMEC VZW | Method of preparing solar cell front contacts |
5766964, | Sep 09 1994 | Georgia Tech Research Corporation | Processes for producing low cost, high efficiency silicon solar cells |
5871591, | Nov 01 1996 | Sandia Corporation | Silicon solar cells made by a self-aligned, selective-emitter, plasma-etchback process |
5899704, | Mar 10 1995 | SolarWorld Industries Deutschland GmbH | Solar cell with a back-surface field method of production |
5928438, | Oct 05 1995 | SUNIVA | Structure and fabrication process for self-aligned locally deep-diffused emitter (SALDE) solar cell |
6069065, | May 30 1997 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device fabrication method |
6071753, | Dec 20 1996 | Mitsubishi Denki Kabushiki Kaisha | Method of producing a solar cell |
6091021, | Nov 01 1996 | Sandia Corporation | Silicon cells made by self-aligned selective-emitter plasma-etchback process |
6093882, | Dec 20 1996 | Mitsubishi Denki Kabushiki Kaisha | Method of producing a solar cell; a solar cell and a method of producing a semiconductor device |
6096968, | Mar 10 1995 | SolarWorld Industries Deutschland GmbH | Solar cell with a back-surface field |
6207890, | Mar 21 1997 | Sanyo Electric Co., Ltd. | Photovoltaic element and method for manufacture thereof |
6291763, | Apr 06 1999 | FUJIFILM Corporation | Photoelectric conversion device and photo cell |
6294459, | Sep 03 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Anti-reflective coatings and methods for forming and using same |
6380479, | Mar 21 1997 | Sanyo Electric Co., Ltd. | Photovoltaic element and method for manufacture thereof |
6423631, | Aug 22 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Isolation using an antireflective coating |
6444588, | Apr 26 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Anti-reflective coatings and methods regarding same |
6495450, | Aug 22 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Isolation using an antireflective coating |
6524880, | Apr 23 2001 | Intellectual Keystone Technology LLC | Solar cell and method for fabricating the same |
6541843, | Sep 03 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Anti-reflective coatings and methods for forming and using same |
6673713, | Sep 03 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Anti-reflective coatings and methods for forming and using same |
6695903, | Mar 11 1999 | BASF Aktiengesellschaft | Dopant pastes for the production of p, p+, and n, n+ regions in semiconductors |
6825409, | Dec 07 1999 | Saint-Gobain Glass France | Method for producing solar cells and thin-film solar cell |
7144751, | Feb 05 2004 | Applied Materials, Inc | Back-contact solar cells and methods for fabrication |
7196018, | Jul 01 2002 | Interuniversitair Microelektronica Centrum vzw | Semiconductor etching paste and the use thereof for localized etching of semiconductor substrates |
7495167, | Oct 10 2003 | Hitachi, Ltd.; Hitachi, LTD | Silicon solar cell and production method thereof |
20040065362, | |||
20040261840, | |||
20050189015, | |||
20050268963, | |||
20060130891, | |||
20070175508, | |||
20070221270, | |||
20070256733, | |||
20080000519, | |||
20090101190, | |||
EP999598, | |||
EP1763086, | |||
JP2007220707, | |||
WO2006097303, | |||
WO2006097303, | |||
WO2007032151, | |||
WO2007059551, | |||
WO2007059578, | |||
WO2008039067, | |||
WO8912321, | |||
WO9713280, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 06 2008 | Georgia Tech Research Corporation | (assignment on the face of the patent) | / | |||
May 06 2008 | ROHATGI, AJEET | Georgia Tech Research Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020907 | /0812 | |
May 06 2008 | MEEMONGKOLKIAT, VICHAI | Georgia Tech Research Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020907 | /0812 | |
Sep 16 2016 | Georgia Institute of Technology | United States Department of Energy | CONFIRMATORY LICENSE SEE DOCUMENT FOR DETAILS | 052144 | /0441 |
Date | Maintenance Fee Events |
Apr 30 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 18 2018 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jul 18 2022 | REM: Maintenance Fee Reminder Mailed. |
Jan 02 2023 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Nov 30 2013 | 4 years fee payment window open |
May 30 2014 | 6 months grace period start (w surcharge) |
Nov 30 2014 | patent expiry (for year 4) |
Nov 30 2016 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 30 2017 | 8 years fee payment window open |
May 30 2018 | 6 months grace period start (w surcharge) |
Nov 30 2018 | patent expiry (for year 8) |
Nov 30 2020 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 30 2021 | 12 years fee payment window open |
May 30 2022 | 6 months grace period start (w surcharge) |
Nov 30 2022 | patent expiry (for year 12) |
Nov 30 2024 | 2 years to revive unintentionally abandoned end. (for year 12) |