An embedded electronic component structure and a method for forming the same are provided, wherein the embedded electronic component structure comprises a lower laminating layer, a first clamping layer, a dielectric layer, a second clamping layer, an electronic component, an upper laminating later and a via interconnection. The first clamping layer is disposed on the lower laminating layer. The dielectric layer is disposed on the first clamping layer. The second clamping layer is located on the dielectric layer. The electronic component is embedded in the dielectric layer, wherein the lower surface of the electronic component contacts the first clamping layer and the upper surface thereof contacts the second clamping layer. The upper laminating layer covers the second clamping layer. The via interconnection is adjacent to the electronic component and penetrate the dielectric layer to respectively connect the first clamping layer and the second clamping layer.
|
11. A fabrication method of an embedded electronic component structure, comprising:
providing a dielectric layer, wherein the dielectric layer has an upper surface and a lower surface;
embedding an electronic component into the dielectric layer;
respectively forming a first clamping layer and a second clamping layer on the lower surface and the upper surface of the dielectric layer;
forming a blind hole penetrating the dielectric layer and being adjacent to the first clamping layer and the second clamping layer; and
filling the blind hole to form a via interconnection, wherein the via interconnection connects the first clamping layer and the second clamping layer.
1. An embedded electronic component structure, comprising:
a lower laminating layer;
a first clamping layer, disposed on the lower laminating layer;
a dielectric layer, disposed over the first clamping layer;
a second clamping layer, located over the dielectric layer;
an electronic component, having an upper surface and a lower surface and embedded in the dielectric layer, wherein the first clamping layer contacts the lower surface and the second clamping layer contacts the upper surface;
an upper laminating layer, disposed on and covering the second clamping layer; and
a via interconnection, adjacent to the electronic component and penetrating the dielectric layer, and respectively connecting the first clamping layer and the second clamping layer.
2. The embedded electronic component structure according to
a first conductive layer, located between the dielectric layer and the lower laminating layer and formed by the first clamping layer and a first conductive trace layer, wherein the first conductive trace layer has a distance from the first clamping layer; and
a second conductive layer, located between the dielectric layer and the upper laminating layer and formed by the second clamping layer and a second conductive trace layer, wherein the second conductive trace layer has a distance from the first clamping layer.
3. The embedded electronic component structure according to
4. The embedded electronic component structure according to
5. The embedded electronic component structure according to
6. The embedded electronic component structure according to
7. The embedded electronic component structure according to
8. The embedded electronic component structure according to
9. The embedded electronic component structure according to
10. The embedded electronic component structure according to
12. The fabrication method according to
performing a lamination process to laminate a first conductive layer to the upper surface and laminate a second conductive layer to the lower surface; and
patterning the first conductive layer and the second conductive layer.
13. The fabrication method according to
filling a dielectric material to planarize the first clamping layer and the second clamping layer;
forming a first conductive trace layer on the first clamping layer, wherein the first conductive trace layer is electrically connected to at least one pad of the electronic component;
forming a second conductive trace layer on the second clamping layer, wherein the second conductive trace layer is electrically connected to at least one pad of the electronic component; and
performing a lamination process to laminate a lower laminating layer to the first conductive trace layer and laminate an upper laminating layer to the second conductive trace layer.
14. The fabrication method according to
15. The fabrication method according to
16. The fabrication method according to
patterning the first conductive layer comprises forming the first clamping layer and a first conductive trace layer; and
patterning the second conductive layer comprises forming the second clamping layer and a second conductive trace layer.
17. The fabrication method according to
18. The fabrication method according to
19. The fabrication method according to
20. The fabrication method according to
|
This application claims the priority benefit of Taiwan application serial no. 96103597, filed on Jan. 31, 2007. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
1. Field of the Invention
The present invention generally relates to a package structure and the fabrication method thereof, and more particularly, to an embedded electronic component structure and fabrication method thereof.
2. Description of Related Art
An embedded electronic component structure is a multiple stacked package (MSP), wherein an electronic component is embedded in the substrate thereof made of specific dielectric and resistance material or an organic glass fabric.
In order to provide a larger space within a limited substrate area for enhancing the integral electronic component function, depending on a practical application and the circuit characteristic and the demand of the module, one of substrate materials with different dielectric coefficients and different resistances is chosen and active/passive electronic components, such as capacitor, resistor or high-frequency transmission wire, are embedded in the substrate, so that the integral performance of the component can be advanced by means of shortening the circuit layout, lowering the quantity of the employed electronic components in surface mount mode and decreasing the signal transmission distance. The above-mentioned package structure is advantageous in reducing process and testing cost of the product using the package structure, lowering the number of solder contacts, increasing the integral electrical high-frequency respond of the electronic component and advancing the precision and reliability of product packaging.
However, the combining strength between the electronic components embedded in the substrate and the package structure is likely insufficient in the prior art, which often causes a delaminate or fracture problem, and the production yield is accordingly reduced along with an increasing manufacturing cost.
Accordingly, it is badly needed to provide an improved embedded electronic component structure and the fabrication method thereof for solving the delaminate or fracture problem caused by insufficient combining strength between the electronic component and the package structure in a conventional embedded electronic component, and further advancing the production yield and decreasing the manufacturing cost.
An embodiment of the present invention is directed to an embedded electronic component structure, which includes a lower laminating layer, first clamping layer, a dielectric layer, a second clamping layer, an electronic component, an upper laminating layer and a via interconnection, wherein the first clamping layer is disposed on the lower laminating layer, the dielectric layer is disposed over the first clamping layer, the second clamping layer is located over the dielectric layer, the electronic component is embedded in the dielectric layer, the lower surface of the electronic component contacts the first clamping layer, the upper surface of the electronic component contacts the second clamping layer, the upper laminating layer covers the second clamping layer, and the via interconnection is adjacent to the electronic component, penetrate the dielectric layer and respectively connect the first clamping layer and the second clamping layer.
Another embodiment of the present invention is directed to a fabrication method of an embedded electronic component structure. First, a lower laminating layer is provided, following by forming a first clamping layer on the lower laminating layer and then forming a dielectric layer over the first clamping layer. Next, an electronic component is embedded into the dielectric layer so as to make the lower surface of the electronic component contact the first clamping layer. After that, a second clamping layer is formed over the dielectric layer so as to make the second clamping layer contact the upper surface of the electronic component. Further, a blind hole penetrating the dielectric layer is formed to reach both the first clamping layer and the second clamping layer. Furthermore, the blind hole is filled to form a via interconnection to respectively connect the first clamping layer and the second clamping layer.
According to the embodiment of the present invention, a first clamping layer and a second clamping layer are adopted to respectively contact the upper surface and the lower surface of the electronic component embedded in the dielectric layer, following by filling the blind hole adjacent to the electronic component and penetrating the dielectric layer to form a via interconnection for connecting the first clamping layer and the second clamping layer. In the present invention, the combining strength between the electronic component and the package structure is enhanced by means of a clamping structure formed by the via interconnection, the first clamping layer and the second clamping layer. In this way, the problems of a conventional embedded electronic component that insufficient combining strength between the electronic component and the package structure and the delaminate or fracture caused by the insufficient combining strength can be solved.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
An embodiment of the present invention provides an embedded electronic component structure and the fabrication method thereof to advance the production yield and lower the manufacturing cost by enhancing the combining strength between the embedded electronic component and the package structure.
The lower laminating layer 102 is an insulation layer made of a dielectric material for protecting the embedded electronic component structure 100. The dielectric layer 106 is disposed on the first clamping layer 104, wherein the dielectric layer 106 has a thickness sufficient for the electronic component 110, for example, a passive component or an active component to be embedded therein and to make the lower surface 110a of the electronic component 110 contact the first clamping layer 104.
In the embodiment, the first clamping layer 104 is a metallic layer solely formed on the lower laminating layer 102 by plating process, spin-coating process or imprinting process, wherein the first clamping layer 104 is a metallic layer, for example, cupper. The embedded electronic component structure 100 further includes a first conductive trace layer 101 formed between the dielectric layer 106 and the lower laminating layer 102. The first conductive trace layer 101 may be located between the first clamping layer 104 and the lower laminating layer 102. In other embodiments, the first conductive trace layer 101 may also be located between the first clamping layer 104 and the dielectric layer 106.
In other embodiments of the present invention however (for example, that shown by
Referring to
In other embodiments of the present invention however (for example, that shown by
Referring to
The electronic component 110 includes a plurality of bonding pads 105 disposed on at least one of the upper surface 110b of the electronic component 110 and the lower surface 110a of the electronic component 110. The bonding pads 105 are electrically connected to the first conductive trace layer 101 or the second conductive trace layer 103 through vias.
In some embodiments of the present invention, the first clamping layer 104 and the second clamping layer 108 may also serve as conductive trace layers, ant the bonding pads 105 of the electronic component 110 would electrically connect at least one of the first clamping layer 104 and the second clamping layer 108; but in the present embodiment, the bonding pads 105 do not electrically connect the first clamping layer 104 and the second clamping layer 108.
The upper laminating layer 112 is an insulation enclosing layer made of a dielectric material and covers the second clamping layer 108 for protecting the embedded electronic component structure 100.
The via interconnections 114a, 114b, 114c and 114d are respectively adjacent to the electronic component 110 and penetrate the dielectric layer 106, and respectively connect the first clamping layer 104 and the second clamping layer 108.
In the embodiment, the via interconnections 114a, 114b, 114c and 114d are respectively fixed in blind holes 107a, 107b, 107c and 107d penetrating the dielectric layer 106 (as shown by
Referring to step S31, a dielectric layer 106 is provided, wherein the dielectric layer 106 has an upper surface 106b and a lower surface 106a. Then, referring to step S32, an electronic component 110 is embedded into the dielectric layer 106 and at least one pad 105 on the lower surface 110a and the upper surface 110b of the electronic component 110 is exposed by the corresponding lower surface 106b and the corresponding upper surface 106a of the dielectric layer 106.
Next, referring to step S33, a second clamping layer 108 is formed on the upper surface 106b of the dielectric layer 106, and a first clamping layer 104 is formed on the lower surface 106a of the dielectric layer 106. In the present embodiment, the first clamping layer 104 and the second clamping layer 108 are formed by the following steps. First, a lamination process is performed to laminate a first conductive layer to the lower surface 106a of the dielectric layer 106 and laminate a second conductive layer to the upper surface 106b of the dielectric layer 106. Then, the laminated first conductive layer and second conductive layer are patterned to form the first clamping layer 104 on the lower surface 106a of the dielectric layer 106 and a second clamping layer 108 on the upper surface 106b of the dielectric layer 106. The material of the first conductive layer and the second conductive layer are copper.
After that, referring to step S34, blind holes 107a, 107b, 107c and 107d penetrating the dielectric layer 106 and being adjacent to the first clamping layer 104 and the second clamping layer 108 are formed. The blind holes 107a, 107b, 107c and 107d are filled to form via interconnections 114a, 114b, 114c and 114d, wherein the via interconnections 114a, 114b, 114c and 114d are respectively connected to the first clamping layer 104 and the second clamping layer 108 as shown in step S35.
After forming the via interconnections 114a, 114b, 114c and 114d, step S36 is conducted to planarize the first clamping layer 104 and the second clamping layer 108. In the present embodiment, the first clamping layer 104 and the second clamping layer 108 are planarized by covering a dielectric material 115 thereon.
Then, referring to step S37, a conventional process is conducted to form a first conductive trace layer 101 on the dielectric material 115 and being connected to at least one pad 105 on the lower surface 110a of the electronic component 110, and form a second conductive trace layer 103 on the dielectric material 115 and being connected to at least one pad 105 on the upper surface 110b of the electronic component 110.
Thereafter, referring to step S38, a lamination process is performed to form an upper laminating layer 112 and a lower laminating layer 102, which are composed of a dielectric material, on the second conductive trace layer 103 and the first conductive trace layer 101 respectively to complete the fabrication of the embedded electronic component structure 100 as shown in
Referring to step S41, a dielectric layer 206 is provided, wherein the dielectric layer 206 has an upper surface 206b and a lower surface 206a. Then, referring to step S42, an electronic component 210 is embedded into the dielectric layer 206 and at least one pad 205 on the lower surface 210a and the upper surface 210b of the electronic component 210 is exposed by the corresponding lower surface 206b and the corresponding upper surface 206a of the dielectric layer 206.
Next, a second clamping layer 208 is formed on the upper surface 206b of the dielectric layer 206, and a first clamping layer 204 is formed on the lower surface 206a of the dielectric layer 206.
In the present embodiment, the first clamping layer 204 and the second clamping layer 208 are formed by the following steps. First, referring to step S43, a lamination process is performed to form a first conductive layer 24, such as a copper layer, to the lower surface 206a of the dielectric layer 206 and form a second conductive layer 28, such as a copper layer, to the upper surface 206b of the dielectric layer 206.
Then, referring to step S44, the first conductive layer 24 is patterned to form a first clamping layer 204 and a first conductive trace layer 201, wherein the first conductive trace layer 201 is electrically connected to at least one pad 205 on the lower surface 210a of the electronic component 210. In the present embodiment, the steps of patterning the first conductive layer 24 comprises dividing the first conductive layer 24 into the first clamping layer 204 and the first conductive trace layer 201 isolated from each other.
Next, referring to step S45, the second conductive layer 28 is patterned to form a second clamping layer 208 and a second conductive trace layer 203, wherein the second conductive trace layer 203 is electrically connected to at least one pad 205 on the upper surface 210b of the electronic component 210. In the present embodiment, the steps of patterning the first conductive layer 28 comprises dividing the second conductive layer 28 into the second clamping layer 208 and the second conductive trace layer 203 isolated from each other.
Then, referring to step S46, blind holes 207a and 207c penetrating the dielectric layer 206 and being adjacent to the first clamping layer 204 and the second clamping layer 208 are formed. The blind holes 207a and 207c are filled to form via interconnections 214a and 214c, wherein the via interconnections 214a and 214c are respectively connected to the first clamping layer 204 and the second clamping layer 208 as shown in step S47.
Thereafter, referring to step S48, a lamination process is performed to form a lower laminating layer 202 and an upper laminating layer 212 under the patterned first conductive layer 24 and above the patterned second conductive layer 28, respectively, to complete the fabrication of the embedded electronic component structure 200 as shown in
According to the embodiments of the present invention, a first clamping layer and a second clamping layer are adopted to respectively contact both the upper surface and the lower surface of the electronic component embedded in the dielectric layer. Then, the via interconnections are formed by filling the blind holes adjacent to the electronic component and penetrating the dielectric layer so as to connect the first clamping layer and the second clamping layer. In this way, the combining strength between the component and the package structure is enhanced by means of a U-shape structure formed by the via interconnections, the first clamping layer and the second clamping layer, and accordingly the problems of a conventional embedded electronic component that insufficient combining strength between the electronic component and the package structure and the delaminate or fracture caused by the insufficient combining strength can be solved.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Patent | Priority | Assignee | Title |
10925163, | Jun 13 2019 | Samsung Electro-Mechanics Co., Ltd. | Printed circuit board |
9894779, | Jul 02 2014 | Nan Ya PCB Corp. | Embedded component substrate and method for fabricating the same |
Patent | Priority | Assignee | Title |
7639473, | Dec 22 2006 | Phoenix Precision Technology Corporation | Circuit board structure with embedded electronic components |
7742314, | Sep 01 2005 | NGK Spark Plug Co., Ltd. | Wiring board and capacitor |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 12 2007 | SHIH, CHE-KUN | Advanced Semiconductor Engineering, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020240 | /0094 | |
Dec 12 2007 | Advanced Semiconductor Engineering, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jul 11 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 11 2018 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 29 2022 | REM: Maintenance Fee Reminder Mailed. |
Feb 13 2023 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jan 11 2014 | 4 years fee payment window open |
Jul 11 2014 | 6 months grace period start (w surcharge) |
Jan 11 2015 | patent expiry (for year 4) |
Jan 11 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 11 2018 | 8 years fee payment window open |
Jul 11 2018 | 6 months grace period start (w surcharge) |
Jan 11 2019 | patent expiry (for year 8) |
Jan 11 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 11 2022 | 12 years fee payment window open |
Jul 11 2022 | 6 months grace period start (w surcharge) |
Jan 11 2023 | patent expiry (for year 12) |
Jan 11 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |