To permit electrical testing of a semiconductor integrated circuit device having test pads disposed at narrow pitches probes in a pyramid or trapezoidal pyramid form are formed from metal films formed by stacking a rhodium film and a nickel film successively. Via through-holes are formed in a polyimide film between interconnects and the metal films, and the interconnects are electrically connected to the metal films. A plane pattern of one of the metal films equipped with one probe and through-hole is obtained by turning a plane pattern of the other metal film equipped with the other probe and through-hole through a predetermined angle.
|
1. A method of manufacturing a semiconductor integrated circuit device, comprising the steps of:
(a) providing a semiconductor wafer which has a plurality of chip regions each having a semiconductor integrated circuit formed thereon and each having a plurality of first electrodes electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereon, a thin film probe sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and a pressing tool arranged over a region of the thin film probe sheet in which the plurality of contact terminals are formed,
the thin film probe sheet including a first insulating film, a plurality of second interconnects formed over a upper surface of the first insulating film, and a second insulating film formed over the plurality of second interconnects,
a first material formed over the second insulating film and arranged over the region of the thin film probe sheet in which the plurality of contact terminals are formed,
the first material having first openings,
elastic materials formed in the first openings,
the plurality of contact terminals being formed at a lower surface of the first insulating film,
the plurality of second interconnects being electrically connected to the plurality of contact terminals and to the first interconnects,
the pressing tool being arranged over the first material and the elastic materials such that the pressing tool is in contact with the elastic materials,
wherein the first material has a linear expansion coefficient close to that of the semiconductor wafer; and
(c) bringing tip portions of the contact terminals into contact with the first electrodes of the semiconductor wafer by pressing the thin film probe sheet with the pressing tool, for performing electrical testing of the semiconductor integrated circuit,
wherein each of the tip portions of the contact terminals is disposed over a corresponding one of the first electrodes.
12. A method of manufacturing a semiconductor integrated circuit device, comprising the steps of:
(a) providing a semiconductor wafer which has a plurality of chip regions each having a semiconductor integrated circuit formed thereon and each having a plurality of first electrodes electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereon, a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes and a pressing mechanism arranged over a region of the first sheet in which the plurality of contact terminals are formed,
the first sheet including a first insulating film, a plurality of second interconnects formed over a upper surface of the first insulating film, a second insulating film formed over the plurality of second interconnects, and a second insulating film formed over the plurality of second interconnects,
a second sheet formed over the second insulating film and arranged over the region of the first sheet in which the plurality of contact terminals are formed,
the second sheet having first openings,
elastic materials formed in the first openings,
the plurality of contact terminals being formed at a lower surface of the first insulating film,
the plurality of second interconnects being electrically connected to the plurality of contact terminals and to the first interconnects,
the pressing mechanism having a plate form and arranged over the second sheet and the elastic materials such that the pressing mechanism is in contact with the elastic materials,
wherein the second sheet is comprised of a metal sheet and has a linear expansion coefficient close to that of the semiconductor wafer; and
(c) bringing tip portions of the contact terminals into contact with the first electrodes of the semiconductor wafer by pressing the first sheet with the pressing mechanism for performing electrical testing of the semiconductor integrated circuit,
wherein each of the tip portions of the contact terminals is disposed over a corresponding one of the first electrodes.
5. The method according to
6. The method according to
7. The method according to
9. The method according to
10. The method according to
16. The method according to
17. The method according to
|
The present application claims priority from Japanese patent application No. 2003-371515, filed on Oct. 31, 2003, the content of which is hereby incorporated by reference into this application. This application is a Continuation application of application Ser. No. 11/861,089, filed Sep. 25, 2007, which is a Continuation application of application Ser. No. 10/968,215, filed Oct. 20, 2004 (now abandoned), the contents of which are incorporated herein by reference in their entirety.
The present invention relates in general to technology for the manufacture of a semiconductor integrated circuit device, and, more particularly, to a technique that is effective when applied to electrical testing of a semiconductor integrated circuit device having a plurality of electrode pads disposed at narrow pitches.
For example, in the burn-in test of a semiconductor device having a protruding electrode, using a semiconductor device testing apparatus having a plurality of pyramid-shaped contact terminals protruding toward the semiconductor device, at least one contact terminal is brought into contact, at the ridge line or slope thereof, with one of the protruding electrodes, thereby bringing the semiconductor device into electrical contact with the semiconductor device testing apparatus and preventing damage to the protruding electrode during contact of the protruding electrode with the contact terminal (for example, refer to Japanese Unexamined Patent Publication No. 2002-14137.)
In addition, there is a technology for providing a probe, which is held by a support, for use in testing the electrical properties of a semiconductor wafer by bringing the probe into contact with a bump electrode of the semiconductor wafer. The probe is provided with a first contact terminal for applying a voltage to the bump electrode of the semiconductor wafer, a first insulating member encompassing the first contact terminal, a second contact terminal encompassing the first insulating member and used for detecting a voltage through the bump electrode, and a second insulating member interposed between the first and second contact terminals. Each of the first and second contact terminals has first and second terminal portions and first and second coil springs interposed between the first and second terminal portions, whereby a deviation of the probe from the bump electrode can be prevented even if the minimization of the bump electrode proceeds (for example, refer to Japanese Unexamined Patent Publication No. 2002-228682).
There also is a technology for electrically connecting integrated circuit devices fabricated in a semiconductor wafer to a testing and measuring apparatus by bringing a connection terminal of a needle of a probe into contact with a bump electrode of the integrated circuit devices, pressing the bump electrode of the adjacent integrated circuit device in the wafer to cause deformation of the tip portion of the bump electrode and thereby making the heights of the bump electrodes uniform, whereby integrated circuit devices having bump electrodes equal in their height are connected to the testing measuring apparatus via the probe at a uniform contact resistance so as to improve the test accuracy and cause fluctuations in connection resistance between the integrated circuit device and an assembly substrate to be reduced (for example, refer to Japanese Unexamined Patent Publication No. Hei 5 (1993)-283490).
There also is a technology, in which a contactor is used for testing electrical properties of a wafer by bringing a plurality of solder balls formed over a semiconductor wafer into contact with a plurality of probes corresponding to them and transmitting/receiving signals with a tester side. Each probe is provided with, as a contact terminal, a cylindrical portion capable of making conduction-free contact with the solder ball at the outside of the center thereof, whereby the contacting of the probe with the solder ball does not cause damage at the center of the solder ball, and the reflow process of the solder ball can be omitted (for example, refer to Japanese Patent Laid-Open No. 2001-108706).
Probe testing is one of the testing technologies used for testing semiconductor integrated circuit devices. It includes a function test for confirming whether a wafer functions to specification or not, or a test for judging whether the wafer is non-defective or defective by measuring its DC operating characteristics and AC operating characteristics.
In recent years, semiconductor integrated circuit devices have been discussed to perform many functions and a plurality of circuits tend to be integrated in one semiconductor chip (which will hereinafter simply be called a “chip”). In addition, a reduction in the manufacturing cost of semiconductor integrated circuit devices can be promoted by increasing the number of chips available from one wafer by miniaturizing the semiconductor elements and interconnects, while narrowing the area of the chip. In order to attain this, not only is the number of test pads (bonding pads) increased, but also these test pads are disposed at narrower pitches and the areas of the test pads are narrowed. With narrowing of the pitch of the test pads, it becomes difficult to locate probes so that they come into contact with the test pads when a prober having cantilever type probes is used for the probe testing.
Upon probe testing using a prober with cantilever type probes, the probes are wiped on the surface of the test pads in order to tear a natural oxide film that has formed over the surface of each of the test pads to thereby bring the probe into electrical contact with the corresponding test pad. Wiping of the probes will not only break the natural oxide film formed over the surface of each test pad, but also forms a dent on the surface of the test pad. As the area of the test pads becomes narrower, as described above, such a dent occupies a large portion of the surface of each test pad. This leads to a problem in that the adhesive force of a bonding wire connected to the test pad in the later step is inevitably lowered. There is also a fear that, as the area of the test pad decreases, the tip portion of the probe deviates from the test pad and a short-circuit occurs between the two test pads.
In addition, wiping of the probe on the surface of the test pad shaves off a portion of the test pad, and shavings thus generated adhere to the tip portion of the probe. The shavings adhere to the tip portion of the probe one after another by the repetition of probing, which finally disturbs the electrical connection between the probe and the test pad. After probing is conducted a predetermined number of times, the probe should be cleaned by rubbing the tip portion of the probe with a certain cleaning sheet. The inevitable addition of this cleaning step prolongs the probe testing step, which also prolongs the fabrication time of the semiconductor integrated circuit device, resulting in a rise in the production cost of the semiconductor integrated circuit device.
As described above, it has become difficult to perform probe testing owing to an increase in the number of test pads and a narrowing of the pitch between the test pads. The present inventors therefore have investigated testing by using a prober, as illustrated in
At present, a method of reducing the number of test pads to be brought into contact with probes has been investigated utilizing DFT (Design For Testability) or BIST (Built In Self Test). Use of DFT (Design for Testability) or BIST (Built In Self Test) however needs disposal of new test pads. For the purpose of preventing elements or interconnects from being damaged by the impact upon contact of the probe with the test pad, the test pad is disposed in an input/output region having neither elements nor interconnects formed therebelow. With an increase in the operation speed of a semiconductor integrated circuit device, on the other hand, there is a growing need for disposal of a large number of power supply pads in their input/output regions in order to reduce noise (to reduce source impedance). In a chip of limited size, the size of each input/output region is also limited. The disposal of the power supply pads therefore makes it difficult to keep a region for the disposal of the above-described test pad that is used for DFT or BIST.
An object of the present invention is to provide a technique for permitting electrical testing of a semiconductor integrated circuit device having test pads disposed at narrow pitches.
Another object of the invention is to provide, upon testing of a semiconductor integrated circuit device, a technique that is capable of reducing damage to the test pads.
A further object of the invention is to provide a technique that is capable of shortening the electrical testing step in the fabrication of a semiconductor integrated circuit device.
The above-described and the other objects and novel features of the present invention will be apparent from the description herein and the accompanying drawings.
Of the aspects and features of the invention disclosed in the present application, typical ones will be summarized briefly.
In one aspect of the present invention, there is thus provided a method of fabricating a semiconductor integrated circuit device which comprises the steps of:
(a) preparing a semiconductor wafer which has been partitioned into a plurality of chip regions, each having a semiconductor integrated circuit formed thereover, and which has, formed over the main surface of the wafer, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects, and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed; and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
each of the tip portions of the contact terminals is disposed over the main surface of the first sheet so as to be positioned opposite to the corresponding one of the first electrodes, and
the first electrodes are arranged in a plurality of rows along the periphery of each of the chip regions, and the first electrodes included in the first row and the first electrodes included in the second row are disposed alternately in a direction along the periphery of each of the chip regions.
In another aspect of the present invention, there is provided a method of fabrication of a semiconductor integrated circuit device, which comprises the steps of:
(a) preparing a semiconductor wafer which has been partitioned into a plurality of chip regions, each having a semiconductor integrated circuit formed thereover, and which has, formed over the main surface of the wafer, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects, and tip portions of the contact terminals being fixed to the wiring substrate so as to be positioned opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed, and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
each of the tip portions of the contact terminals is disposed over the main surface of the first sheet so as to be positioned opposite to the corresponding one of the first electrodes,
the first sheet is formed by the steps of:
(b-1) preparing a first substrate having crystallizability,
(b-2) selectively and anisotropically etching the first substrate to form a plurality of first holes in a pyramid or trapezoidal pyramid form,
(b-3) over each of the first holes, selectively forming a plurality of first metal films to fill therewith the first holes,
(b-4) forming a first polyimide film over the first substrate and the first metal films,
(b-5) selectively etching the first polyimide film to form a plurality of first opening portions reaching the first metal films,
(b-6) forming, over the first polyimide film, a second metal film to embed therewith the first opening portions, and patterning the second metal film to form the second interconnects to be electrically connected to the first metal films,
(b-7) forming a second polyimide film over the second interconnects and the first polyimide film,
(b-8) bonding a second sheet onto the first substrate, forming a second opening portion in the second sheet over the first metal film, and forming a third opening portion in the second sheet over a first region, in which the first metal film has not been formed, over the first substrate,
(b-9) forming, in the second opening portion, an elastic material to embed therewith the second opening portion, while the second sheet is bonded to the first substrate,
(b-10) removing the first substrate and forming the contact terminals from the first metal films, and
(b-11) removing the second polyimide film and the first polyimide film below the third opening portion, and
wherein the second sheet has a linear expansion coefficient similar to that of the semiconductor wafer.
In a further aspect of the invention, there is also provided a method of fabrication of a semiconductor integrated circuit device, which comprises the steps of:
(a) preparing a semiconductor wafer which has been partitioned into a plurality of chip regions, each having a semiconductor integrated circuit formed thereover, and which has, formed over the main surface of the wafer, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed, and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
each of the tip portions of the contact terminals is disposed over the main surface of the first sheet so as to be opposite to the corresponding one of the first electrodes, and
the tip portions of the contact terminals each has a height greater than the particle size of dust which adheres to the semiconductor wafer during the manufacturing of the semiconductor integrated circuit device.
In a still further aspect of the invention, there is also provided a method of fabrication of a semiconductor integrated circuit device, which comprises the steps of:
(a) preparing a semiconductor wafer which has been partitioned into a plurality of chip regions, each having a semiconductor integrated circuit formed thereover, and which has, formed over the main surface of the wafer, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects, and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed; and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
each of the tip portions of the contact terminals is disposed over the main surface of the first sheet so as to be positioned opposite to the corresponding one of the first electrodes, and
a first area of an electrical contact surface between the tip portion of a first contact terminal, of the contact terminals, through which a relatively large current flows during electrical testing, and the first electrode is greater than a second area of an electrical contact surface between the tip portion of a second contact terminal, of the contact terminals, through which a relatively small current flows during electrical testing, and the first electrode.
The outline of the other features of the invention as described herein will be itemized.
Item 1: A method of fabrication of a semiconductor integrated circuit device which comprises the steps of:
(a) preparing a semiconductor wafer which has been partitioned into a plurality of chip regions, each having a semiconductor integrated circuit formed thereover, and which has, formed over the main surface of the wafer, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects, and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed; and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
each of the tip portions of the contact terminals is disposed over the main surface of the first sheet so as to be positioned opposite to a corresponding one of the first electrodes, and wherein:
the first electrodes are each a protruding electrode.
Item 2: A method of fabrication of a semiconductor integrated circuit device, which comprises the steps of:
(a) preparing a semiconductor wafer which has been partitioned into a plurality of chip regions, each having a semiconductor integrated circuit formed thereover, and which has, formed over the main surface of the wafer, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed,
(c) subjecting the semiconductor wafer to at least one of plasma treatment and washing treatment, and
(d) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
each of the tip portions of the contact terminals is disposed over the main surface of the first sheet so as to be positioned opposite to a corresponding one of the first electrodes.
Item 3: A method of fabrication of a semiconductor integrated circuit device according to Item 2, wherein:
the plasma treatment is ashing or etching with a fluorine gas.
Item 4: A method of fabrication of a semiconductor integrated circuit device according to Item 2, wherein:
the washing treatment is an ultrasonic washing treatment.
Item 5: A method of fabrication of a semiconductor integrated circuit device which comprises the steps of:
(a) preparing a semiconductor wafer which has been partitioned into a plurality of chip regions, each having a semiconductor integrated circuit formed thereover, and which has, formed over the main surface of the wafer, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects, and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed; and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
each of the tip portions of the contact terminals is disposed over the main surface of the first sheet so as to be positioned opposite to a corresponding one of the first electrodes, and
said step (c) further comprises the steps of:
(c1) after the tip portions of the contact terminals are brought into contact with the first electrodes, the tip portions of the contact terminals are moved in one way or reciprocated in a first direction relative to the first electrodes, and
(c2) after the step (c1), the electrical testing is performed.
Item 6: A method of fabrication of a semiconductor integrated circuit device according to Item 5, wherein:
said first direction is a direction intersecting with the main surface of the semiconductor wafer.
Item 7: A method of fabrication of a semiconductor integrated circuit device according to Item 5, wherein:
the first electrodes each have aluminum as a main component.
Item 8: A method of fabrication of a semiconductor integrated circuit device which comprises the steps of:
(a) preparing a semiconductor wafer which has been partitioned into a plurality of chip regions, each having a semiconductor integrated circuit formed thereover, and which has, formed over the main surface of the wafer, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects, and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed; and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
the chip regions each have a plurality of circuit blocks,
the first electrodes form a plurality of electrode groups to be electrically connected to the circuit blocks, respectively, and
in the step (c), the electrical testing of the semiconductor integrated circuit is performed by bringing the tip portions of the contact terminals into contact with at least one of the electrode groups to be electrically connected to at least one selected from the circuit blocks.
Item 9: A method of fabrication of a semiconductor integrated circuit device according to Item 8, wherein:
each of the circuit blocks has, formed therein, a first circuit for checking each operation of the circuit blocks.
Item 10: A method of fabrication of a semiconductor integrated circuit device which comprises the steps of:
(a) preparing a semiconductor wafer which has been partitioned into a plurality of chip regions, each having a semiconductor integrated circuit formed thereover, and which has, formed over the main surface of the wafer, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects, and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed, and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
the chip regions each have a plurality of circuit blocks,
the first electrodes are classified into a first electrode group to be electrically connected to a first circuit block, of the circuit blocks, and a second electrode group to be electrically connected to the circuit block(s) other than the first circuit block,
the second electrode group is disposed in a second region along the periphery of the chip region and the first electrode group is disposed in a third region inside of the second region, and
in the step (c), the electrical testing of the semiconductor integrated circuit is performed by bringing the tip portions of the contact terminals into contact with the first electrode group.
Item 11: A method of fabrication of a semiconductor integrated circuit device which comprises the steps of:
(a) preparing a semiconductor wafer which has been partitioned into a plurality of chip regions, each having a semiconductor integrated circuit formed thereover, and which has a plurality of first electrodes formed over the main surface of the wafer;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects, and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed, and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
each of the tip portions of the contact terminals is disposed over the main surface of the first sheet so as to be positioned opposite to a corresponding one of the first electrodes, and
the first electrodes are disposed in a second region along the periphery of the chip region and are classified into a third electrode group disposed at corners of the chip region and a second electrode group other than the third electrode group.
Item 12: A method of fabrication of a semiconductor integrated circuit device according to Item 11, wherein:
the chip regions each has, formed therein, a first circuit which checks operations of the semiconductor integrated circuit and is to be electrically connected to the third electrode group,
in the step (c), the electrical testing of the semiconductor integrated circuit device is performed by bringing the tip portions of the contact terminals into contact with the third electrode group.
Item 13: A method of fabrication of a semiconductor integrated circuit device according to Item 11, wherein:
the second electrode group is electrically connected to the semiconductor integrated circuit, and
in the step (c), the electrical testing of the semiconductor integrated circuit device is performed by bringing the tip portions of the contact terminals into contact with the second electrode group and the third electrode group.
Item 14: A method of fabrication of a semiconductor integrated circuit device which comprises the steps of:
(a) preparing a semiconductor wafer which has been partitioned into a plurality of chip regions, each having a semiconductor integrated circuit formed thereover, and which has, formed over the main surface of the wafer, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects, and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed, and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes in the chip regions, wherein:
each of the tip portions of the contact terminals is disposed over the main surface of the first sheet so as to be positioned opposite to a corresponding one of the first electrodes.
Item 15: A method of fabrication of a semiconductor integrated circuit device which comprises the steps of:
(a) preparing a semiconductor chip which has a semiconductor integrated circuit formed thereover and which has, over the main surface of the chip, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects, and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed, and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
each of the tip portions of the contact terminals is disposed over the main surface of the first sheet so as to be positioned opposite to a corresponding one of the first electrodes, and
the first electrodes are arranged in a plurality of rows along the periphery of the semiconductor chip, and the first electrodes included in the first row and the first electrodes included in the second row are disposed alternately in a direction along the periphery of the semiconductor chip.
Item 16: A method of fabrication of a semiconductor integrated device according to claim 15, wherein:
the first electrode is a protruding electrode having gold as a main component and is rectangular, as seen in plan view, with long sides and short sides, said long sides extending toward the periphery of the semiconductor chip.
Item 17: A method of fabrication of a semiconductor integrated circuit device according to claim 15, wherein:
the semiconductor integrated circuit device includes an LCD driver.
Item 18: A method of fabrication of a semiconductor integrated circuit device according to claim 15, wherein:
in the first sheet, the second interconnects have a plurality of interconnect layers.
Item 19: A method of fabrication of a semiconductor integrated circuit device which comprises the steps of:
(a) preparing a semiconductor chip which has a semiconductor integrated circuit formed thereover and which has, over the main surface of the chip, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects, and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed, and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
each of the tip portions of the contact terminals is disposed over the main surface of the first sheet so as to be positioned opposite to the corresponding one of the first electrodes,
said first sheet is formed by the steps of:
(b-1) preparing a first substrate having crystallizability,
(b-2) selectively and anisotropically etching the first substrate to form a plurality of first holes in the pyramid or trapezoidal pyramid form,
(b-3) over each of the first holes, selectively forming a plurality of first metal films to fill therewith the first holes,
(b-4) forming a first polyimide film over the first substrate and the first metal films,
(b-5) selectively etching the first polyimide film to form a plurality of first opening portions reaching the first metal films,
(b-6) forming, over the first polyimide film, a second metal film to embed therewith the first opening portions and patterning the second metal film to form the second interconnects to be electrically connected to the first metal films,
(b-7) forming a second polyimide film over the second interconnects and the first polyimide film,
(b-8) bonding a second sheet onto the first substrate, forming a second opening portion in the second sheet over the first metal film, and forming a third opening portion in the second sheet over a first region, in which the first metal film has not been formed, over the first substrate,
(b-9) forming, in the second opening portion, an elastic material to embed therewith the second opening portion, while the second sheet is bonded to the first substrate,
(b-10) removing the first substrate and forming the contact terminals from the first metal films, and
(b-11) removing the second polyimide film and the first polyimide film below the third opening portion, and the second sheet has a linear expansion coefficient similar to that of the semiconductor chip.
Item 20: A method of fabrication of a semiconductor integrated circuit device according to claim 19, wherein:
the second sheet is made of 42 alloy or invar.
Item 21: A method of fabrication of a semiconductor integrated circuit device according to claim 19, wherein:
the first metal film includes a first metal layer and a second metal layer,
the step (b3) further comprises the steps of: forming the first metal layer over the first substrate and forming the second metal layer over the first metal layer, and
the first metal layer has a higher hardness than the second metal layer and has oxidation resistance.
Item 22: A method of fabrication of a semiconductor integrated circuit device according to Item 21, wherein:
the first metal layer has rhodium as a main component, and
the second metal layer has nickel or copper as a main component.
Item 23: A method of fabrication of a semiconductor integrated circuit device according to Item 22, wherein:
the first metal layer has a thickness of from 1 to 4 μm.
Item 24: A method of fabrication of a semiconductor integrated circuit device which comprises the steps of:
(a) preparing a semiconductor chip which has a semiconductor integrated circuit formed thereover and which has, over the main surface of the chip, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects, and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed, and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
each of the tip portions of the contact terminals is disposed over the main surface of the first sheet so as to be positioned opposite to a corresponding one of the first electrodes, and
the tip portions of the contact terminals each has a height greater than the particle size of dust which adheres to the semiconductor chip during the manufacturing of the semiconductor integrated circuit device.
Item 25: A method of fabrication of a semiconductor integrated circuit device which comprises the steps of:
(a) preparing a semiconductor chip which has a semiconductor integrated circuit formed thereover and which has, over the main surface of the chip, a plurality of first electrodes to be electrically connected to the semiconductor integrated circuit;
(b) preparing a first card comprising a wiring substrate having first interconnects formed thereover; a first sheet having a plurality of contact terminals to be brought into contact with the first electrodes, and second interconnects to be electrically connected to the contact terminals, said second interconnects being electrically connected to the first interconnects, and tip portions of the contact terminals being fixed to the wiring substrate so as to be opposite to the main surface of the semiconductor wafer; and a pressing mechanism for pressing, from the rear surface of the first sheet, a region of the first sheet in which the contact terminals have been formed, and
(c) performing electrical testing of the semiconductor integrated circuit by bringing the tip portions of the contact terminals into contact with the first electrodes, wherein:
each of the tip portions of the contact terminals is disposed over the main surface of the first sheet so as to be positioned opposite to a corresponding one of the first electrodes, and
a first area of an electrical contact surface between the tip portion of a first contact terminal, of the contact terminals, through which a relatively large current flows upon electrical testing, and the first electrode is greater than a second area of an electrical contact surface between the tip portion of a second contact terminal, of the contact terminals, through which a relatively small current flows upon electrical testing, and the first electrode.
Item 26: A method of fabrication of a semiconductor integrated circuit device according to claim 25, wherein:
protrusions in the pyramid or trapezoidal pyramid form are disposed at the tip portions of the contact terminals, and the number of the protrusions disposed at the tip portion of the first contact terminal is greater than that disposed at the tip portion of the second contact terminal.
Item 27: A method of fabrication of a semiconductor integrated circuit device according to claim 25, wherein:
protrusions in the pyramid or trapezoidal pyramid form are disposed at the tip portions of the contact terminals, and
the protrusion disposed at the tip portion of the first contact terminal has a larger size, as seen in plan view, than that disposed at the tip portion of the second contact terminal and these protrusions are equal in height.
Advantages available by the typical aspects and features of the invention as disclosed herein will be described briefly.
The present invention makes it possible to carry out electrical testing (probe testing) of a semiconductor integrated circuit device having test pads disposed at narrow pitches.
Prior to a detailed description of the invention, the meanings of the terms used herein will be described.
The term “wafer” means a single crystal silicon substrate (usually having a substantially flat disk form), an SOI (Silicon On Insulator) substrate, a sapphire substrate, a glass substrate, or any other insulating, semi-insulating or semiconductor substrate, or a composite substrate thereof which is used for the fabrication of integrated circuits. The term “semiconductor integrated circuit device” as used herein means not only those devices fabricated over a semiconductor or insulator substrate, such as a silicon wafer or sapphire substrate, but also those formed over other insulating substrates, such as glass substrates, e.g., TFT (Thin Film Transistor) and STN (Super-Twisted-Nematic) liquid crystals, unless otherwise specifically indicated.
The term “device surface” means a main surface of a wafer over which device patterns corresponding to plural chip regions are to be formed by lithography.
The term “contact terminal” means a silicon wafer integrally formed with interconnect layers and tip portions electrically connected thereto by employing a wafer process similar to that used for the fabrication of a semiconductor integrated circuit, that is, a patterning method using photolithography, CVD (Chemical Vapor Deposition), sputtering and etching in any combination.
The term “thin film probe” means a thin film which has, disposed thereover, contact terminals arranged to come in contact with a wafer to be tested, and interconnects which are led from the contact terminals and have an electrode for outside contact. The thickness of this thin film probe is about 10 μm to 100 μm.
The term “probe card” means a structural body having a contact terminal to be brought into contact with a wafer to be tested and a multilayer wiring substrate, while the term “semiconductor inspection apparatus” means an inspection apparatus having a probe card and a sample holder on which a wafer to be tested is placed.
The term “probe testing” means electrical testing, by using a prober, of a wafer whose wafer step has been completed, more specifically electrical testing of a semiconductor integrated circuit by pressing the tip portion of the contact terminal against an electrode formed over the main surface of a chip region. In the probe testing, the circuit is judged as defective or non-defective based on the results of a function test for finding whether the product functions according to specification or not, or according to the results of the tests on DC operating characteristics and AC operating characteristics. The probe testing is discriminated from a selection test (final test) to be performed after the wafer is divided into chips (or after completion of the packaging).
In the description of the embodiments, a description may be made after the subject matter is divided in plural sections or in plural embodiments, if necessary for convenience's sake. These plural sections or embodiments are not independent of each other, but are in a relation such that one is a modification, represents an example, shown details or is a complementary description of a part or whole of the other one, unless otherwise specifically indicated.
In the description of the embodiments, when reference is made to a number of elements (including the number, value, amount and range), the number is not limited to a specific number, but can be greater than or less than the specific number, unless otherwise it is specifically indicated or principally apparent that the number is limited to the specific number.
Moreover in the description of the embodiments, it is needless to say that the constituting elements (including element steps) are not always essential unless otherwise specifically indicated or it is principally apparent that they are essential.
Similarly, in the description of the embodiments, when reference is made to a shape or positional relationship of the constituting elements, that substantially analogous or similar to it is also embraced, unless otherwise specifically indicated or it is principally apparent that it is not. This also applies to the above-described value and range.
In all of the drawings, like membershaving the same function will be identified by like reference numerals and overlapping descriptions thereof will be omitted.
In the drawings used to illustrate the below-described embodiments, even a plan view is sometimes partially hatched for facilitating an understanding of it.
In the description of embodiments, a MISFET (Metal Insulator Semiconductor Field Effect Transistor) typifying field effect transistors will be abbreviated as MIS.
The embodiments of the invention will be described more specifically based on the accompanying drawings.
As illustrated in
Over the lower surface of the thin film sheet 2, a plurality of probes (contact terminals) 7, for example, having a pyramid form or trapezoidal pyramid form are provided. In the thin film sheet 2, there are a plurality of interconnects which are electrically connected to the respective probes 7 and extend from each probe 7 to the end portion of the thin film sheet 2. Over the lower surface of the multilayer wiring substrate 1, there are a plurality of receivers (not illustrated) having an electrical contact with the end portions of the interconnects. The receivers are electrically connected, via an interconnect (first interconnect) formed in the multilayer wiring substrate 1, to POGO seats 8 disposed over the upper surface of the multilayer wiring substrate 1. These POGO seats 8 each has a function of receiving a pin for introducing signals from a tester to the probe card.
In this Embodiment 1, the thin film sheet 2 is made of, for example, a thin film composed mainly of polyimide. In this Embodiment, since such a thin film sheet 2 has flexibility, the plunger 3 is able to press, from the upper surface (reverse surface) of the thin film sheet 2 in response to a pressing tool (pressing mechanism) 9, the thin film sheet 2 in a region having the probes 7 formed therein in order to bring all the probes 7 into contact with the pad of a chip (semiconductor integrated circuit device). In other words, a certain pressure is applied to the pressing tool 9 by the elastic power of a spring 3A disposed in the plunger 3. In Embodiment 1, 42 alloy is given as one example of the material of the pressing tool 9. A probe card structured so that a plunger presses probes in order to bring all the probes into contact with the pad of a chip is described, for example, in Japanese Unexamined Patent Publication No. 2001-159643.
In Embodiment 1, a chip having an LCD (Liquid Crystal Display) driver formed thereover, for example, is subjected to probe testing (electrical testing) using the probe card.
The pads 11 and 12 are bump electrodes (protruding electrodes) made of, for example, Au (gold) and they are formed over the input or output terminals (bonding pads) of the chip 10 by electroplating, electroless plating, deposition, sputtering or the like.
The chip 10 can be manufactured by forming LCD driver circuits (semiconductor integrated circuits) or input/output terminals (bonding pads) in a large number of partitioned chip regions over the main surface of the wafer in accordance with conventional semiconductor fabrication technology, forming the pads 11 over the input/output terminals by the above-described method, and dicing the wafer into respective chip regions. In Embodiment 1, the probe testing is performed for each chip region prior to the dicing of the wafer. Upon description of the probe testing (step by which the pads 11 and 12 are brought into contact with the probes 7) hereinafter, reference to the chip 10 will mean each chip region before the dicing of the wafer, unless otherwise specifically indicated.
Each of the probes 7 is a portion of the metal film 21A or 21B which has been patterned into a hexagonal planar shape in the thin film sheet 2, and it is, of the metal film 21A or 21B, a portion which protrudes as a pyramid or trapezoidal pyramid form from the lower surface of the thin film sheet 2. The probes 7 are disposed over the main surface of the thin film sheet 2 according to the positions of the pads 11 and 12 formed over the chip 10.
The metal films 21A and 21B are each formed, for example, by stacking a rhodium film and a nickel film one after another in order. A polyimide film 22 is formed over the metal films 21A and 21B, and, over the polyimide film 22, an interconnect (second interconnect) 23 is connected to each metal film 21. The interconnect 23 is in contact with the metal films 21A and 21B at the bottom of a through-hole 24 formed in the polyimide film 23. Over the polyimide film 22 and interconnect 23, a polyimide film 25 is formed.
As described above, the metal films 21A and 21B partially become the probes 7A and 7B formed in the pyramid or trapezoidal pyramid form, and in the polyimide film 22, the through-hole 24 reaching each of the metal films 21A and 21B is formed. If a plane pattern of the metal film 21A having the probe 7A formed therein and the through-hole 24, and a plane pattern of the metal film 21B having the probe 7B formed therein and the through-hole 24 are disposed in the same direction, there is a fear that, owing to the inevitable contact between the adjacent metal film 21A and metal film 21B, an input/output available from the probe 7A and that from 7B would not be independent of each other. In this Embodiment 1, as illustrated in
In Embodiment 1, the chip having pads 11 arranged in two rows was described based on
The structure of the thin film sheet 2 of Embodiment 1 and its manufacturing steps will next be described with reference to
As illustrated in
As illustrated in
By electroplating using the conductive film 35 as an electrode, a highly hard conductive film (first metal film) 37 and a conductive film (first metal film) 38 are deposited successively over the conductive film 35 which has appeared on the bottom of the opening of the photoresist film. In Embodiment 1, for example, a rhodium film is used as the conductive film 37, while a nickel film is used as the conductive film 38. By the steps so far described, the metal film 21A or 21B can be formed from the conductive films 37 and 38. The conductive films 37 and 38 in the hole 33 become the probe 7A or 7B. The conductive film 35 will be removed by the next step, but that step will be described in detail later.
In the metal film 21A or 21B, the conductive film 37 made of a rhodium film will be a surface film when the probe 7A or 7B is formed in the later steps and the conductive film 37 will be brought into direct contact with the pad 11. For the conductive film 37, a material having high hardness and excellent abrasion resistance is preferably selected. The conductive film 37 is brought into direct contact with the pad 11 so that when shavings of the pad 11 by the probe 7A or 7B attach to the conductive film 37, a cleaning step for removing the shavings becomes necessary, which may unfortunately prolong the probe testing step. As the material for the conductive film 37, a material resistant to adhesion of the material forming the pad 11 is preferably selected. In Embodiment 1, a rhodium film capable of satisfying these conditions is selected as the conductive film 37. This make it possible to omit the cleaning step. Since the conductive film 37 has a higher strength and abrasion resistance with an increase in its thickness, formation of a thicker film is preferred to prolong the life of the probe 7A or 7B. The rhodium film as the conductive film 37, however, exhibits a plating stress during film formation, and this plating stress increases as the film becomes thicker. This plating stress acts on the interface between the silicon oxide film 34 and the conductive film 35 so that there is a fear that an increased plating stress may inconveniently cause peeling of the silicon oxide film 34 from the conductive film 35. It is therefore preferred, as one countermeasure against it, to make the conductive film 37 as thick as possible within a range not causing peeling of the silicon oxide film 34 from the conductive film 35. In Embodiment 1, for example, the thickness of this conductive film 37 is adjusted to fall within a range of from about 1 μm or greater to the maximum thickness (for example, about 4 μm) which can be formed actually by electroplating. The thickness is preferably from about 2 μm to 3.5 μm, more preferably about 2.5 μm. According to an experiment made by the present inventors with regard to abrasion resistance, a conductive film 37 having a thickness of about 2 μm withstood contact about 1000,000 times between the probe 7A or 7B and the pads 12 in the probe testing. During the formation of the nickel film serving as the conductive film 38, a plating stress also occurs, though the stress is not greater than that of the conductive film 37. It is therefore preferred to adjust the thickness of the conductive film 38 to fall within a range not permitting peeling of the silicon oxide film 34 from the conductive film 35.
After removal of the photoresist film employed for the formation of the metal film 21A or 21B (conductive films 37 and 38), a polyimide film (first polyimide film) 22 (refer also to
As illustrated in
After removal of the photoresist film, the conductive film 42 is etched using the conductive film 43 as a mask, whereby an interconnect 23 made of the conductive films 42 and 43 is formed. The interconnect 23 can be electrically connected to the metal film 21A or 21B on the bottom of the through-hole 24.
As illustrated in
As illustrated in
The thin film sheet 2 having improved strength can be obtained by fixing the metal sheet 45 thereto using the polyimide film 25. When the metal sheet 45 is not fixed, a misalignment of the position of the probe 7A or 7B and the position of the pad 11 may occur owing to the expansion or shrinkage of the thin film sheet 2 and the wafer to be tested as influenced by the temperature upon probe testing. This may lead to an inconvenience such as contact failure between the probe 7A or 7B and the corresponding pad 11. According to Embodiment 1, on the other hand, an expansion or shrinkage amount of the thin film sheet 2 and the wafer to be tested, which will otherwise vary depending on the temperature upon probe testing, can be made uniform by fixing the metal sheet 45 to the wafer. This makes it possible to prevent the misalignment of the probe 7A or 7B with the corresponding pad 11. In other words, it becomes possible for the probe 7A or 7B to maintain electrical contact with the corresponding pad 11 irrespective of the temperature upon probe testing. In addition, it becomes possible to maintain relative positional accuracy between the thin film sheet 2 and the wafer to be tested under various conditions.
Using a photoresist film patterned by photolithography as a mask, the metal sheet 45 is etched to form an opening portion (second opening portion) 46 in the metal sheet 45 over the probe 7A or 7B and an opening portion (third opening portion) 47 in the metal sheet 45 over a region (first region) between the metal films 21A or the metal films 21B, as seen in plan view. In Embodiment 1, spray etching using an iron chloride solution is employed for the above-described etching.
After removal of the photoresist film, an elastomer (elastic material) 48 is formed in the opening 46, as illustrated in
As illustrated in
As illustrated in
The thin film sheet 2 of Embodiment 1 thus formed by the above-described steps has improved rigidity because it has the metal sheet 45 adhered thereto. As illustrated in
As illustrated in
The plane pattern of the opening portion 49 will next be described.
In Embodiment 1, a rectangular pattern as illustrated in
A description will next be made of Embodiment 2.
A relatively high current flows in some of the pads 11 and 12, which were described with reference to
Instead of providing the metal film 21B (or metal film 21A), which is opposite to the pad 11 or 12 through which a relatively high current flows, with a plurality of probes 7B (or probes 7A), the metal film 21B (or metal film 21A) may be equipped with a probe 7B (or probe 7A) having a relatively large size. Since a thin natural oxide film has been formed over the surface of the pad 11 or 12, the probe 7B (or probe 7A) breaks the natural oxide film and forms an electrical contact with the pad 11 or 12 on the side surface.
When the probe 7B (or probe 7A) of a relatively great size is formed as described above, the height H1 of the probe 7B (or probe 7A) of a relatively great size and the height H2 of the probe 7B (or probe 7A) of a relatively small size are adjusted to be equal, as illustrated in
A description will next be made of Embodiment 3.
When the probes 7A or 7B (refer to
In Embodiment 3, not only the area of the flat portion of the tip portion of the probe 7A or 7B, but also the height of the probe 7A or 7B is increased. As illustrated in
A description will next be made of Embodiment 4.
When probe testing is performed by using, instead of the probe card having the thin film sheet 2 (refer to
When probe testing is performed using the probe card having the thin film sheet 2 with the probes 7 (probes 7A and 7B (refer to
In Embodiment 1, the chip 10 having an LCD driver formed thereover was described; while, in Embodiment 4, the chip 10 is an SoC (System on Chip) having a semiconductor integrated circuit formed thereover which has a plurality of functions. As illustrated in
A description will next be made of Embodiment 5.
In Embodiment 1, pads 11 and 12 (refer to
As already described in conjunction with Embodiment 4, when probe testing is performed using a probe card having the thin film sheet 2 with the probes 7A and 7B (refer to
In the above-described Embodiments, pads 11 and 12 are each made of Au. Even when the pads 11 and 12 are each made of a solder, probe testing using a probe card with cantilever type probes may make a dent, which has been formed on the surface of each of the pads 11 and 12 by the probe, greater and deeper. The dent of the probe can be made smaller and shallower by performing probe testing using the probe card having the thin film sheet 2 with the probes 7A and 7B formed thereover.
As illustrated in
Also, when probe testing of these lower electrodes 63 is performed using a probe card with cantilever type probes, the dents of the probes formed on the lower electrodes 63 may become greater and deeper. When the dents of the probes become greater and deeper, there is a danger of the pads 11 and 12 dropping off from the upper surface of the lower electrodes 63 during a step of forming patterns of the pads 11 and 12 over the lower electrodes 63 and bonding the lower electrodes 63 to the pads 11 and 12 completely by heating and melting treatment. Formation of a probing region for bringing a probe into contact with the lower electrode 63 in addition to the pad formation region in which pads 11 and 12 are to be formed can be considered as one measure for overcoming this problem. Addition of such a probing region, however, enlarges the lower electrode 63 and also the chip 10.
A description will next be made of Embodiment 6.
In Embodiments 1 to 5, the pads 11 and 12 (for example, refer to
As described in conjunction with Embodiment 5, probe testing using a probe card having cantilever type probes made of tungsten inevitably enlarges and deepens the dent formed by the probe on the surface of the pad 11 or 12. When an Au wire, for example, is bonded to the pad 11 or 12, an Au ball (which will hereinafter be called a “wire ball”) is formed on the pad 11 or 12 and on the interface between the wire ball and the pad 11 or 12, an eutectic alloy between Au and the metal constituting the pad 11 or 12 is formed, making it possible to electrically and mechanically reinforce the bondability of the Au wire and pad 11 or 12. According to an experiment by the present inventors, however, when a large and deep dent existed, as described above, no eutectic alloy was formed at the dent portion and bondability between the Au wire and the pad 11 or 12 was not sufficient from the electrical and mechanical viewpoints. With a decrease in the area (size) of the pad 11 or 12, the ratio of the dent in the surface of the pad 11 or 12 becomes greater, which may cause electrical and mechanical deterioration in the bondability between the Au wire and the pad 11 or 12.
As illustrated in
As illustrated in
When the pad 11 or 12 is a bonding pad for bonding the Au wire 65 thereto, the assembly substrate 61 is a glass epoxy substrate, and packaging is performed by a MAP (Mold Array Package) system, the wafer is first divided into respective chips 10, and, then, as illustrated in
As illustrated in
As illustrated in
A description will next be made of Embodiment 7.
As described in conjunction with Embodiment 3, when the height (diameter) of the dust DST (refer to
In Embodiment 7, the surface of the chip 10 is subjected to ashing. Instead of ashing, light etching with a fluorine gas may be employed. By this method, the dust DST can be removed. The chip 10 may be subjected to washing treatment (for example, ultrasonic washing with pure water or methanol) instead of plasma treatment, such as ashing or etching. The dust DST can be removed by this washing treatment. The plasma treatment and washing treatment may be used in combination, by which the dust DST can be removed more effectively.
A description will next be made of Embodiment 8.
As described above, when probe testing is performed using the probe card having the thin film sheet 2 with the probes 7 (probes 7A or 7B (refer to
In Embodiment 8, as illustrated in
By reciprocating the probe card within a distance large enough but not to adversely affecting the later wire bonding step, the natural oxide film 72 can be broken not only on the side surfaces of the probe 7A or 7B but also on the bottom surface thereof. This enables more reliable electrical connection between the probe bad 7A or 7B and the pad 11 or 12.
A description will next be made of Embodiment 9.
In Embodiment 9, for example, a BIST circuit (first circuit) is formed in each IP module and around the IP module, pads (first electrodes, electrode group) 11A, which are electrically connected to each BIST circuit, are smaller than the pads 11, and are exclusively used for probe testing, are disposed at the periphery of each IP module. As described in conjunction with Embodiment 1, in the thin film sheet 2, the probes 7A and 7B (refer to
All of the functions of the chip 10 can be tested by the probe testing per IP module, as described above, so that final probe testing using the pads 11 can be omitted. This contributes to shortening of the time spent for probe testing. Shortening of the time spent for probe testing leads to reduction in the cost necessary for probe testing.
Since the pads 11A are exclusively used for probe testing, by covering them with a protective film in a later step, the chip 10 has improved moisture resistance and deterioration resistance.
A description will next be made of Embodiment 10.
Embodiment 9 was directed to probe testing using a probe card having the thin film sheet 2 with the probes 7A or 7B (refer to
In Embodiment 9, the pads 11A were not electrically connected to external terminals of the chip 10. In Embodiment 10, on the other hand, the CPU core 73A is formed by fabricating the patterns of the semiconductor elements and interconnects of the existing CPU chip as they are, so that the pads 11A can be used as bonding pads. For example, one end of the Au wire 65 can be bonded to it. The other end of the Au wire 65 is bonded to a lead frame 77, whereby a semiconductor integrated circuit device according to Embodiment 10 is fabricated (refer to
A description will next be made of Embodiment 11.
In the chip 10 as described in conjunction with Embodiment 9, a stress tends to concentrate on the corner regions of the chip 10 (refer to
Without the pad 11B, the probe 7A or 7B existing over the region CA does not make contact with the pad and stress acts on another probe 7A or 7B, which may accelerate abrasion at the tip portion of the other probe 7A or 7B. Provision of the pad 11B can stop the acceleration of the abrasion at the tip portion of a specific probe 7A or 7B. The pad 11B need not necessarily be connected electrically to the BIST circuit, if it only serves to disturb abrasion of the tip portion of the specific probe 7A or 7B.
Such a pad 11B is preferably disposed irrespective of the presence or absence of an electrical connection to the BIST circuit. Upon designing a chip layout, the pad 11B can be arranged automatically by using an automatic layout design tool. In the region CA, another chip-corner-recognizing mark may be placed in addition to the pad 11B.
A description will next be made of Embodiment 12.
When probe testing is performed by using a probe card having the thin film sheet 2 with the probes 7A or 7B (refer to
The present invention has been described specifically based on some embodiments. It should however be borne in mind that the invention is not limited to them, but can be modified within an extent not departing from the scope of the invention.
In the above-described Embodiments, probe testing was performed prior to dicing of a wafer into respective chips. It may be performed after separation into respective chips.
In the above-described Embodiments, the probe had a rhodium film as a surface film. Any film can be used instead of the rhodium film insofar as it has high hardness, excellent abrasion resistance, resistance to adhesion of a material constituting the pad, and low resistance.
The method of fabrication of the semiconductor integrated circuit device according to the invention can be applied widely to a probe testing step in the fabrication of a semiconductor integrated circuit device.
Matsumoto, Hideyuki, Hasegawa, Yoshiaki, Hasebe, Akio, Narizuka, Yasunori, Yabushita, Akira, Yorisaki, Shingo, Motoyama, Yasuhiro, Okamoto, Masayoshi, Majima, Toshiyuki, Shibata, Ryuji
Patent | Priority | Assignee | Title |
10020288, | Oct 06 2015 | Samsung Electronics Co., Ltd. | Semiconductor chips including redistribution interconnections and related semiconductor packages |
9646895, | Sep 30 2014 | Samsung Electronics Co., Ltd. | Semiconductor package and manufacturing method thereof |
Patent | Priority | Assignee | Title |
5182231, | Apr 06 1989 | Hitachi, Ltd. | Method for modifying wiring of semiconductor device |
5405809, | Oct 02 1992 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device, an image sensor device, and methods for producing the same |
5725971, | Feb 27 1995 | Hitachi, Ltd. | Method of manufacturing phase shift masks and a method of manufacturing semiconductor integrated circuit devices |
6305230, | May 09 1997 | Renesas Electronics Corporation | Connector and probing system |
6445001, | Jun 12 1996 | Kabushiki Kaisha Toshiba | Semiconductor device with flip-chip structure and method of manufacturing the same |
6461972, | Dec 22 2000 | Bell Semiconductor, LLC | Integrated circuit fabrication dual plasma process with separate introduction of different gases into gas flow |
6595794, | Mar 29 2000 | Kabushiki Kaisha Nihon Micronics | Electrical contact method and apparatus in semiconductor device inspection equipment |
7235413, | Oct 31 2003 | Renesas Electronics Corporation | Fabrication method of semiconductor integrated circuit device |
7271015, | Apr 09 2004 | Renesas Electronics Corporation | Manufacturing method of semiconductor integrated circuit device and probe card |
7423439, | Oct 05 2005 | Renesas Electronics Corporation | Probe sheet adhesion holder, probe card, semiconductor test device, and manufacturing method of semiconductor device |
20010011768, | |||
20020038918, | |||
20020139567, | |||
20040070413, | |||
EP999451, | |||
JP1012605, | |||
JP10308423, | |||
JP11307601, | |||
JP2000294593, | |||
JP2001108706, | |||
JP2001118994, | |||
JP200214137, | |||
JP2002228682, | |||
JP2003297887, | |||
JP4286349, | |||
JP5283490, | |||
JP7201866, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 10 2010 | Renesas Electronics Corporation | (assignment on the face of the patent) | / | |||
Aug 06 2015 | Renesas Electronics Corporation | Renesas Electronics Corporation | CHANGE OF ADDRESS | 044928 | /0001 |
Date | Maintenance Fee Events |
May 03 2013 | ASPN: Payor Number Assigned. |
Aug 13 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 28 2018 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 30 2022 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 08 2014 | 4 years fee payment window open |
Sep 08 2014 | 6 months grace period start (w surcharge) |
Mar 08 2015 | patent expiry (for year 4) |
Mar 08 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 08 2018 | 8 years fee payment window open |
Sep 08 2018 | 6 months grace period start (w surcharge) |
Mar 08 2019 | patent expiry (for year 8) |
Mar 08 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 08 2022 | 12 years fee payment window open |
Sep 08 2022 | 6 months grace period start (w surcharge) |
Mar 08 2023 | patent expiry (for year 12) |
Mar 08 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |