Embodiments of an integrated circuit are provided. In one embodiment, the integrated circuit includes a substrate, a short channel (sc) device, and a long channel (lc) device. The short channel device includes an sc gate insulator overlying a first portion of the substrate, an sc metal gate overlying the sc gate insulator, a polycrystalline silicon layer overlying the metal gate, and a silicide layer formed on the polycrystalline silicon layer. The long channel (lc) device includes an lc gate insulator overlying a second portion of the substrate and an lc metal gate overlying the lc gate insulator. An etch stop layer overlies an upper surface of the substrate, and an interlayer dielectric overlies an upper surface of the etch stop layer. An sc cap is disposed in the interlayer dielectric, overlies the sc device, and is formed substantially from the same metal as is the lc metal gate.
|
12. An integrated circuit, comprising:
a substrate;
a short channel (sc) device including an sc gate stack;
a long channel (lc) device, comprising:
an lc gate insulator formed on the substrate; and
an lc metal gate overlying the lc gate insulator;
an etch stop layer overlying an upper surface of the substrate;
an interlayer dielectric overlying an upper surface of the etch stop layer; and
an sc cap disposed in the interlayer dielectric, contacting the sc gate stack, and substantially surrounding an upper portion of the sc gate stack.
1. An integrated circuit, comprising:
a substrate;
a short channel (sc) device, comprising:
an sc gate insulator overlying a first portion of the substrate;
an sc metal gate overlying the sc gate insulator;
a polycrystalline silicon layer overlying the sc metal gate; and
a silicide layer formed on the polycrystalline silicon layer;
a long channel (lc) device, comprising:
an lc gate insulator overlying a second portion of the substrate; and
an lc metal gate overlying the lc gate insulator;
an etch stop layer overlying an upper surface of the substrate;
an interlayer dielectric overlying an upper surface of the etch stop layer; and
an sc cap disposed in the interlayer dielectric, overlying the sc device, and formed substantially from the same metal as is the lc metal gate.
19. An integrated circuit, comprising:
a substrate;
a short channel (sc) device including an sc gate stack and having channel length less than approximately 0.1 micrometer;
a long channel (lc) device having a channel length equal to or greater than approximately 0.1 micrometer, the lc device comprising:
an lc gate insulator formed on the substrate; and
an lc metal gate overlying the lc gate insulator;
an etch stop layer deposited over an upper surface of the substrate;
an interlayer dielectric overlying an upper surface of the etch stop layer; and
an sc cap disposed in the interlayer dielectric and overlying the sc gate stack;
wherein the lc metal gate and the sc cap each comprise a first metal having an effective work function of approximately 4.7 to approximately 5.1 electron volts.
2. An integrated circuit according to
3. An integrated circuit according to
4. An integrated circuit according to
5. An integrated circuit according to
7. An integrated circuit according to
8. An integrated circuit according to
9. An integrated circuit according to
10. An integrated circuit according to
11. An integrated circuit according to
13. An integrated circuit according to
14. An integrated circuit according to
15. An integrated circuit according to
an sc gate insulator disposed above a first portion of the substrate;
an sc metal gate disposed above the sc gate insulator;
a polycrystalline silicon layer disposed above the sc metal gate; and
a silicide layer formed on the polycrystalline silicon layer and contacting the sc cap.
16. An integrated circuit according to
17. An integrated circuit according to
18. An integrated circuit according to
|
This application is a division of U.S. application Ser. No. 12/048,414, filed on Mar. 14, 2008, and issued May 25, 2010, as U.S. Pat. No. 7,723,192.
The present invention relates generally to an integrated circuit and, more particularly, to embodiments of an integrated circuit having both long and short channel metal gate devices.
The majority of present day integrated circuits (ICs) are implemented utilizing a plurality of interconnected field effect transistors (FETs), also referred to as metal oxide semiconductor field effect transistors (MOSFETs) or simply MOS transistors. A MOS transistor includes a gate electrode, which serves as a control electrode, and source and drain electrodes. A channel extends between the source and drain electrodes. Current flows through this channel upon application of a voltage (referred to as the “threshold voltage” or Vt) to the gate electrode sufficient to form an inversion region in the transistor substrate.
For MOS transistors employing metal gate stacks and high-k dielectrics, it is desirable that the target Vt (referred to herein as the “bandedge Vt”) corresponds to within 100 millivolts of the conduction band or valence band edge whether the device is NMOS or PMOS. It has, however, proven difficult to construct a metal gate MOS transistor having a bandedge Vt for several reasons. Fixed positive charges due to oxygen vacancies present in the high-k material may shift the transistor's threshold voltage away from the desired bandedge Vt. Furthermore, metals having work functions that yield bandedge threshold voltages (e.g., work functions of approximately 4.7-5.1 electron volts) are typically thermally unstable at temperatures exceeding 400 degrees Celsius. Such thermally unstable metals are generally unable to withstand the high temperatures experienced during source-drain activation annealing. For this reason, a gate-last approach is typically employed to construct MOS transistors including metal gates formed from thermally unstable metals. For example, a damascene process may be employed wherein a dummy gate is initially installed and subsequently removed via etching to produce a trench. A thermally unstable metal may then be deposited into the trench and polished to define a permanent metal gate.
While being generally well-suited for use in conjunction with long channel (LC) transistors (e.g., devices wherein the channel length exceeds a predetermined value, which may be, for example, approximately 0.1 μm), the above-described damascene process has certain disadvantages when utilized in conjunction with short channel (SC) transistors (e.g., devices wherein the channel length is equal to or less than the predetermined value). For example, due to the small size of the device, the entire dummy gate may not be removed during the etching process. Furthermore, when deposited over the open trench of an SC transistor, the metal gate material may pinch-off near the mouth of the trench before the trench is completely filled. Voiding can consequently occur within the body of the trench. Thus, for an IC including SC transistors and LC transistors, the damascene process is generally unacceptable and an etching process is generally utilized to construct the metal gates for both types of transistors thus generally preventing the use of thermally unstable metals in LC transistors to achieve bandedge voltage thresholds.
Accordingly, it would be desirable to provide embodiments of an integrated circuit and embodiments of a method for manufacturing such an integrated circuit having short channel devices and long channel devices that permits bandedge voltage thresholds to be achieved for both the short and long channel devices. In particular, it would be desirable for such method to permit thermally unstable metals to be utilized in the fabrication of the long channel devices, while also permitting oxygen vacancies present in the short channel devices to be repaired. Furthermore, other desirable features and characteristics of the present invention will become apparent from the subsequent detailed description and the appended claims, taken in conjunction with the accompanying drawings and the foregoing technical field and background.
Embodiments of an integrated circuit are provided. In one embodiment, the integrated circuit includes a substrate, a short channel (SC) device, and a long channel (LC) device. The short channel device includes an SC gate insulator overlying a first portion of the substrate, an SC metal gate overlying the SC gate insulator, a polycrystalline silicon layer overlying the metal gate, and a silicide layer formed on the polycrystalline silicon layer. The long channel (LC) device includes an LC gate insulator overlying a second portion of the substrate and an LC metal gate overlying the LC gate insulator. An etch stop layer overlies an upper surface of the substrate, and an interlayer dielectric overlies an upper surface of the etch stop layer. An SC cap is disposed in the interlayer dielectric, overlies the device, and is formed substantially from the same metal as is the LC metal gate.
The present invention will hereinafter be described in conjunction with the following drawing figures, wherein like numerals denote like elements, and wherein:
The following detailed description is merely exemplary in nature and is not intended to limit the invention or the application and uses of the invention. Furthermore, there is no intention to be bound by any expressed or implied theory presented in the preceding technical field, background, brief summary or the following detailed description. Although the term “MOS device” properly refers to a device having a metal gate electrode and an oxide gate insulator, that term will be used throughout to refer to any semiconductor device that includes a conductive gate electrode that is positioned over a gate insulator (whether oxide or other insulator) which, in turn, is positioned over a semiconductor substrate.
An exemplary method for the manufacture of an integrated circuit having a P-type short channel (SC) transistor and a P-type long channel (LC) transistor will be described below in conjunction with
Referring initially to
A gate insulator layer 28 is formed on the upper surface of silicon substrate 22. Gate insulator layer 28 may be a thermally grown silicon dioxide formed by heating the silicon substrate in an oxidizing ambient; however, it is preferred that gate insulator layer 28 is formed by the deposition of a high-k dielectric material, such as HfSiO, HfO2, ZrO2, or any other standard high-k dielectric. Any suitable deposition technique may be utilized to form gate insulator layer 28, such as chemical vapor deposition (CVD), low pressure chemical vapor deposition (LPCVD), and plasma enhanced chemical vapor deposition (PECVD). Gate insulator layer 28 is preferably deposited to a thickness less than approximately 5 nanometers (nm) and ideally to a thickness less than approximately 3 nm.
Referring still to
In the illustrated exemplary embodiment, a layer of polycrystalline silicon 32 is deposited onto the upper surface of metal gate layer 30. Polycrystalline silicon layer 32 is preferably deposited as undoped polycrystalline silicon that is subsequently impurity doped by ion implantation, although the polycrystalline silicon may also be doped in situ. In one implementation, polycrystalline silicon layer 32 is deposited utilizing LPCVD and the hydrogen reduction of silane. Polycrystalline silicon layer 32 is preferably deposited to a thickness of approximately 50-100 nm.
SC gate stack 34 comprises a polycrystalline silicon layer 38 formed from polycrystalline silicon layer 32 (
As indicated in
Sidewall spacers 62 and sidewall spacers 64 are formed adjacent opposing sidewalls of SC gate stack 34 and LC gate stack 36, respectively. In accordance with one exemplary technique, a spacer-forming material (e.g., SiO2) is deposited over substrate 20, SC gate stack 34, and LC gate stack 36. The spacer-forming material can be deposited to an exemplary thickness of approximately 15 nm utilizing LPCVD. The spacer-forming material is then anisotropically etched utilizing, for example, a reactive ion etching (RIE) technique employing a CHF3, CF4, or SF6 chemistry. This results in the formation of sidewall spacers 62 on opposing sidewalls of SC gate stack 34 and sidewall spacers 64 on opposing sidewalls of LC gate stack 36. Although not shown in
For the purposes of clarity,
Next, as shown in
With reference to
Turning now to
As previously explained, it has been discovered that positive fixed charges produced by oxygen vacancies within the gate insulator (e.g., gate insulator 42) may shift the threshold voltage (Vt) of a SC device away from the desired bandedge (BE) Vt. The oxidizing step illustrated in
After the performance of the above-described oxidization process, a damascene process is utilized to replace silicide layer 70, polycrystalline silicon layer 44, and metal gate 46 (again, collectively referred to as the dummy gate) with a permanent metal gate. With reference to
Next, and as shown in
It should thus be appreciated that there has been provided an example of an integrated circuit and method suitable for manufacturing an integrated circuit having both short and long channel devices. The damascene-type replacement gate process described above enables thermally unstable metals to be employed in the construction of long channel devices thus enabling bandedge threshold voltages to be achieved for long channel devices. In addition, the exemplary method repairs oxygen vacancies that may occur within the short channel PFET devices thereby further permitting bandedge threshold voltages to be achieved for short channel devices. In the above-described exemplary embodiment, dummy gate replacement is described as being performed solely for a PFET long channel device (and not for a NFET long channel device); this example notwithstanding, it should be appreciated that dummy gate replacement may be performed for both PFET long channel devices and NFET long channel devices in alternative embodiments.
While at least one exemplary embodiment has been presented in the foregoing detailed description, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or exemplary embodiments are only examples, and are not intended to limit the scope, applicability, or configuration of the invention in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing the exemplary embodiment or exemplary embodiments. Although certain embodiments of the method described above include a thin seed layer and a deposited metal layer, after subsequent heating steps that may take place during further processing the seed layer and the deposited metal layer may merge together so that a separate and distinct seed layer is not discernable. It should be understood that various changes can be made in the function and arrangement of elements without departing from the scope of the invention as set forth in the appended claims and the legal equivalents thereof.
Kluth, George J., Pellerin, John G., Hargrove, Michael J., Carter, Richard J.
Patent | Priority | Assignee | Title |
10811528, | Mar 21 2018 | International Business Machines Corporation | Two step fin etch and reveal for VTFETs and high breakdown LDVTFETs |
8354313, | Apr 30 2010 | GLOBALFOUNDRIES U S INC | Method to optimize work function in complementary metal oxide semiconductor (CMOS) structures |
8432002, | Jun 28 2011 | GLOBALFOUNDRIES U S INC | Method and structure for low resistive source and drain regions in a replacement metal gate process flow |
8853068, | Aug 27 2008 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating dual high-k metal gate for MOS devices |
9263445, | Aug 27 2008 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating dual high-k metal gates for MOS devices |
Patent | Priority | Assignee | Title |
6248675, | Aug 05 1999 | GLOBALFOUNDRIES Inc | Fabrication of field effect transistors having dual gates with gate dielectrics of high dielectric constant using lowered temperatures |
6255698, | Apr 28 1999 | GLOBALFOUNDRIES Inc | Separately optimized gate structures for n-channel and p-channel transistors in an integrated circuit |
6468851, | Jan 02 2002 | Chartered Semiconductor Manufacturing Ltd. | Method of fabricating CMOS device with dual gate electrode |
6875680, | Dec 30 2003 | DSS TECHNOLOGY MANAGEMENT, INC | Methods of manufacturing transistors using dummy gate patterns |
7151023, | Aug 01 2005 | GLOBALFOUNDRIES Inc | Metal gate MOSFET by full semiconductor metal alloy conversion |
20050064663, | |||
20050186747, | |||
20060102962, | |||
20060246740, | |||
20070057331, | |||
20080073733, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 28 2009 | Advanced Micro Devices, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Feb 22 2011 | ASPN: Payor Number Assigned. |
Aug 13 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 23 2018 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Sep 04 2022 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 08 2014 | 4 years fee payment window open |
Sep 08 2014 | 6 months grace period start (w surcharge) |
Mar 08 2015 | patent expiry (for year 4) |
Mar 08 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 08 2018 | 8 years fee payment window open |
Sep 08 2018 | 6 months grace period start (w surcharge) |
Mar 08 2019 | patent expiry (for year 8) |
Mar 08 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 08 2022 | 12 years fee payment window open |
Sep 08 2022 | 6 months grace period start (w surcharge) |
Mar 08 2023 | patent expiry (for year 12) |
Mar 08 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |