circuits and methods are provided for driving flat panel displays (e.g., a liquid crystal display (LCD)), which provide reduced power consumption for driving data lines of flat panels displays. source driving circuits and methods for driving data lines use both intermediate reference voltages and boosted driving voltages in each driving cycle (as opposed to entirely using boosted driving voltages) to reduce power consumption and provide charge recycling.
|
31. A method for driving a data line of a display, comprising the steps of:
generating a source driving voltage corresponding to received display data;
generating an intermediate source driving voltage, wherein the intermediate source driving voltage is a first intermediate voltage in a first mode of operation and the intermediate source driving voltage is a second intermediate voltage lower than the first intermediate voltage in a second mode of operation;
applying the intermediate source driving voltage to a data line to drive the data line when the received display data is different from previously received display data before the source driving voltage is applied to the data line; and
applying the source driving voltage to the data line to drive the data line from the intermediate source driving voltage to the source driving voltage, wherein the intermediate source driving voltage is in a range of ½ to ⅓ of a full-swing voltage of the source driving voltage,
wherein in the first mode of operation the source driving voltage is either a power supply voltage or a ground voltage and in the second mode of operation the source driving voltage is a grayscale voltage.
1. A source driving circuit for driving a data line of a display, comprising:
a source driver circuit that receives display data and generates a source driving voltage corresponding to the received display data, and applies the source driving voltage to a data line of a display;
a voltage generator circuit that generates an intermediate source driving voltage, wherein the intermediate source driving voltage is a first intermediate voltage in a first mode of operation and the intermediate source driving voltage is a second intermediate voltage lower than the first intermediate voltage in a second mode of operation; and
a control circuit that applies the intermediate source driving voltage to the data line to drive the data line when the received display data is different from previously received display data before the source driving voltage is applied to the data line by the source driver circuit to drive the data line, wherein the intermediate source driving voltage is in a range of ½ to ⅓ of a full-swing voltage of the source driving voltage,
wherein in the first mode of operation the source driving voltage is either a power supply voltage or a ground voltage and in the second mode of operation the source driving voltage is a grayscale voltage.
10. A circuit for driving a data line of a display, comprising:
a polarity control circuit that receives an n-bit display signal and a polarity control signal, and either reverses or maintains a polarity of the n-bit display signal in response to the polarity control signal;
a first latch that latches the n-bit display signal output from the polarity control circuit in response to a first latch control signal;
a decoder that receives as input a plurality of gray scale reference voltages and the n-bit display signal output from the first latch, and decodes the n-bit display signal to selectively output one of the gray scale reference voltages;
a buffer circuit that generates a source driving voltage and applies the source driving voltage to a data line of a display;
a voltage generator circuit that generates an intermediate source driving voltage, wherein the intermediate source driving voltage is a first intermediate voltage in a first mode of operation and the intermediate source driving voltage is a second intermediate voltage lower than the first intermediate voltage in a second mode of operation; and
a control circuit that applies the intermediate source driving voltage to the data line to drive the data line when the received display data is different from previously received display data before the source driving voltage is applied to the data line by the buffer circuit to drive the data line, wherein the intermediate source driving voltage is in a range of ½ to ⅓ of a full-swing voltage of the source driving voltage,
wherein in the first mode of operation the source driving voltage is either a power supply voltage or a ground voltage and in the second mode of operation the source driving voltage is a grayscale voltage.
22. A liquid crystal display apparatus, comprising:
a liquid crystal display panel having a plurality of thin film transistors, a plurality of gate lines connected to gate electrodes of the thin film transistors, a plurality of data lines connected to source electrodes of the thin film transistors;
a gate driver comprising a plurality of gate driver circuits, wherein each gate driver circuit drives a corresponding gate line of the liquid crystal display panel;
a source driver comprising a plurality of source driver circuits, wherein each source driver circuit drives a corresponding data line of the liquid crystal display panel by generating a source driving voltage corresponding to received display data, and applying the source driving voltage to the data line; and
a voltage generator circuit that generates an intermediate source driving voltage that is commonly applied to each source driver circuit, wherein the intermediate source driving voltage is a first intermediate voltage in a first mode of operation and the intermediate source driving voltage is a second intermediate voltage lower than the first intermediate voltage in a second mode of operation;
wherein each source driver circuit comprises a control circuit that applies the intermediate source driving voltage to the corresponding data line to drive the corresponding data line when the received display data is different from previously received display data before the source driving voltage is applied to the data line by the source driver circuit to drive the data line, wherein the intermediate source driving voltage is in a range of ½ to ⅓ of a full-swing voltage of the source driving voltage, and
wherein in the first mode of operation the source driving voltage is either a power supply voltage or a ground voltage and in the second mode of operation the source driving voltage is a grayscale voltage.
2. The circuit of
a comparator that compares the received display data with previously received display data, and generates a comparison signal;
a switch that is responsive to the comparison signal to selectively apply the intermediate source driving voltage from the voltage generator circuit to the data signal line.
3. The circuit of
4. The circuit of
5. The circuit of
6. The circuit of
7. The circuit of
8. The circuit of
9. The circuit of
11. The circuit of
a comparator that compares the most significant bit of the n-bit display signal with a most significant bit of a previously received n-bit display signal, and generates a comparison signal in response thereto;
a switch that is responsive to the comparison signal to selectively apply the intermediate source driving voltage to the data signal line.
12. The circuit of
14. The circuit of
15. The circuit of
16. The circuit of
17. The circuit of
an intermediate voltage driver; and
a switch, wherein the switch is controlled by a switch control signal to connect to a first node or a second node, wherein the first node is coupled to an intermediate voltage power supply and the second node is coupled to an output of the intermediate voltage driver.
18. The circuit of
19. The circuit of
20. The circuit of
21. The circuit of
23. The apparatus of
a comparator that compares the received display data with previously received display data, and generates a comparison signal;
a switch that is responsive to the comparison signal to selectively apply the intermediate source driving voltage from the voltage generator circuit to the data signal line.
24. The apparatus of
25. The apparatus of
26. The apparatus of
27. The apparatus of
28. The apparatus of
29. The apparatus of
30. The apparatus of
|
This application claims priority to Korean Patent Application No. 2003-0075636, filed on Oct. 28, 2003, in the Korean Intellectual Property Office, which is fully incorporated herein by reference.
The present invention relates generally to circuits and methods for driving flat panel displays (e.g., a liquid crystal display (LCD)) and, in particular, to source driver circuits and methods that provide reduced power consumption for driving data lines of flat panels displays.
Various types of flat panel displays such as liquid crystal displays (LCDs), plasma display panels (PDPs), electroluminescence display panels, etc., have been developed to replace traditional cathode ray tube (CRT) displays. Such flat panel displays are suitable for devices and applications requiring small dimension, lightweight and low power consumption. For example, LCDs can be operated using large-scale integration (LSI) drivers since LCDs can be driven by a low-voltage power supply and have low power consumption. Accordingly, LCDs have been widely implemented for laptop computers, cellular phones, pocket computers, automobiles, and color televisions, etc. The lightweight, smaller dimension, and lower power consumption features of LCD devices render such display devices suitable for use with, e.g., portable, handheld devices.
The display panel (11) comprises a plurality of data lines (D1˜Dn) that are connected to the source driving IC (12) and a plurality of gate lines (G1˜Gm) that are connected to the gate driving IC (13). The display panel (11) comprises a plurality of pixels/subpixels that are arrayed in a matrix of rows and columns, wherein the pixels/subpixels in a given row are commonly connected to a gate line and wherein the pixels/subpixels in a given column are commonly connected to a data line. Depending on the application/design, one pixel/subpixel is composed in each interconnection of a gate line and data line.
Assuming the display panel (11) is a TFT-LCD, the display panel (11) would include a thin-film transistor (TFT) board comprising a plurality of pixel/subpixel units arranged in matrix form. As shown in
The power generator (15) generates a plurality of reference voltages, including, AVDD (source driver power supply) and GVDD (gamma reference voltage), which are applied to the source driving IC (12), VCOMH (high common electrode voltage) and VCOML (low common electrode voltage), which are applied to the common voltage electrode (VCOM) of the panel (11), and VGH(gate driver turn-on voltage) and VGOFF (gate driver turn-off voltage), which are applied to the gate driving IC (13) to drive selected gate lines.
The controller (14) receives as input a plurality of driving data signals and driving control signals that are output from an image supply source (e.g., a main board of a computer). The driving data signals comprise R, G, B data for forming an image on the display (11). The driving control signals comprise vertical synchronous signals (Vsynch), horizontal synchronous signals (Hsync), a data enable signal (DE) and a clock signal (Clk). The controller (14) outputs to the source driving IC (12) a plurality of display data signals (DDATA), which correspond to R, G, B data, and a source control signals. The controller (14) outputs a gate control signals to control the gate driving IC (13). The controller (14) controls the timing for which data and control signals are output from the source driving IC (12) and gate driving IC (13). For example, in one mode of operation, the controller (14) generates the source and gate control signals such that the gate driving IC (13) transmits a gate driver output signal VGH to each gate line (G1˜Gm) in a consecutive manner and data voltage is selectively applied to each pixel/subpixel in an activated row one by one in order. In another mode of operation, the pixels/subpixels can be charged by sequentially scanning pixels/subpixels in a first column and thereafter scanning pixels/subpixels in a next column.
The gate driving IC (13) comprises a plurality of gate drivers that each drive a corresponding gate line G1˜Gm. The source driving IC (12) comprise a plurality of source driver circuits (12-1˜12-n), or more generally, 12(i), which drive corresponding data lines D1˜Dn.
In general, the source driver (12-i) comprises a polarity reverse circuit (21), a latch circuit (22), a gamma decoder (24), and a driving buffer (25). The source driver (12-i) is controlled by a plurality of control signals, including a polarity control signal M, a latch control signal S_Latch, and mode control signals GRAY_ON (gradient mode enable signal) and BIN_ON (binary mode enable signal), each of which will be explained below. Moreover, the source driver (12-i) receives as input grayscale reference voltages that are generated by the grayscale voltage generator (23).
The source driver (12-i) receives as input an n-bit block of display data (DDATA) for R, G or B data from the GRAM (14). The polarity reverse circuit (21) receives the display data block (DDATA) and controls a polarity of the n-bits in response to the polarity control signal M. For example, if the polarity control signal M is logic “0”, the polarity of the display data (DDATA) will remain the same (original display data (positive polarity)). On the other hand, if the polarity control signal M is logic “1”, the polarity of the display data (DDATA) will be reversed (inverted display data (negative polarity)). In the embodiment of
The latch circuit (22) latches the n-bit data block output from the polarity reverse circuit (21) in response to a latch control signal S_LATCH. In the embodiment of
The driving buffer (25) comprises a first driver (26), a first driver output switch (S1), and a second driver (27). The first driver (26) buffers and amplifies a grayscale voltage output from the gamma decoder (24) and the second driver (27) buffers and amplifies the MSB (most significant bit), CD[n-1], of the latched display data CD[n-1:0]. The driving buffer (25) generates a source driver output signal Sn for driving a corresponding data line Di, which will vary depending on selected mode of operation, i.e., binary mode (8-color mode) or gradient mode (23n-color mode).
For instance, in gradient mode, a GRAY_ON control signal is enabled (logic “1”) to activate (close) the switch S1, thereby allowing the first driver (26) to output a buffered grayscale voltage. Further, in gradient mode, a BIN_ON control signal (which is applied to the second driver (27)) is disabled (logic “0”) to deactivate (turn off) the second driver (27). On the other hand, in binary mode, the GRAY_ON control signal is disabled (logic “0”) to deactivate (open) the switch S1, thereby preventing the first driver (26) from outputting a buffered grayscale voltage as Sn, and the BIN_ON control signal is enabled (logic “1”) to activate the second driver (27). In binary mode, the second driver (27) will output a source driver output signal Sn of AVDD (power supply voltage for source driver) or AVSS (ground voltage for source driver), depending on the logic level of the most significant bit CD[n-1] of the latched display data CD[n-1:0].
As further depicted in
More specifically, as depicted in the exemplary diagram of
The second driver (32) buffers and outputs VCOML (low common voltage). As explained below, a VCOML voltage generator in the power generating circuit (15) generates VCOML from VCL (−VCI) power. The capacitor (36) is connected to the output of the second driver (32) to stabilize the output voltage. The switch (34) is controlled by a control signal VCML_ON to selectively connect the output of the second driver (32) to the VCOM node N and drive VCOM to VCOML.
When display systems such as LCD panels are implemented in small hand-held, portable devices, it is important to reduce the power consumption needed to drive such displays so as to preserve battery power. In general, the primary sources of power consumption for driving flat panel displays include source drivers and VCOM drivers. More specifically, with source drivers, the voltages for driving the data lines are typically designed with relatively high levels in order to enhance the driving speed of the display (e.g., quickly charge the liquid crystal capacitor Cp). However, an increased driving voltage increases power consumption of the display in proportion to the voltage rise of the driving voltage. Further, driving the common electrode (which faces the pixel electrodes) is a significant source of power consumption because the polarity of the common voltage is reversed every cycle.
Typically, source and VCOM driving voltages are internal voltages that are generated by voltage generators that generate such driving voltages by boosting voltage/power output from an intermediate reference voltage source. For example,
One problem associated with the conventional source and VCOM driver circuits is the significant power consumption that occurs due to the use of boosted power to drive the data lines and VCOM. More specifically, by way of example with reference to
Exemplary embodiments of the invention include circuits and methods for driving flat panel displays (e.g., a liquid crystal display (LCD)) and, in particular, to source driver circuits and methods that provide reduced power consumption for driving data lines of flat panels displays. In general, exemplary embodiments of the invention include circuits and methods for driving data lines using both intermediate reference voltages and boosted driving voltages in each driving cycle (as opposed to entirely using boosted driving voltages) to reduce power consumption and provide charge recycling.
In one exemplary embodiment of the invention, a source driving circuit for driving a data line of a display includes: a source driver circuit that receives display data and generates a source driving voltage corresponding to the received display data, and applies the source driving voltage to a data line of a display; a voltage generator circuit that generates an intermediate source driving voltage; and a control circuit that applies the intermediate source driving voltage to the data line to drive the data line to the intermediate source driving voltage before the source driving voltage is applied to the data line by the source driver circuit to drive the data line from the intermediate source driving voltage to the source driving voltage.
In another exemplary embodiment, the control circuit includes a comparator that compares the received display data with previously received display data and generates a comparison signal, and a switch that is responsive to the comparison signal to selectively apply the intermediate source driving voltage from the voltage generator circuit to the data signal line. The control circuit comprises a latch that outputs the previously received display data to the comparator. In one exemplary embodiment, the comparator compares a most significant bit of the received display data with a most significant bit of the previously received display data and generates a control signal to deactivate the switch when the most significant bits of the received display data and the previously received display data are the same.
In another exemplary embodiment of the invention, a circuit for driving a data line of a display includes: a polarity control circuit that receives an n-bit display signal and a polarity control signal, and either reverses or maintains a polarity of the n-bit display signal in response to the polarity control signal; a first latch that latches the n-bit display signal output from the polarity control circuit in response to a first latch control signal; a decoder that receives as input a plurality of gray scale reference voltages and the n-bit display signal output from the first latch, and decodes the n-bit display signal to selectively output one of the gray scale reference voltages; a buffer circuit that generates a source driving voltage and applies the source driving voltage to a data line of a display, wherein in a first mode of operation, the buffer circuit is responsive to a first mode control signal to generate the source driving voltage from the gray scale reference voltage output from the decoder, and wherein in a second mode of operation, the buffer circuit is responsive to a second mode control signal to generate the source driving voltage based on a most significant bit of the n-bit display signal output from the first latch; a voltage generator circuit that generates an intermediate source driving voltage; and a control circuit that applies the intermediate source driving voltage to the data line to drive the data line to the intermediate source driving voltage before the source driving voltage is applied to the data line by the buffer circuit to drive the data line from the intermediate source driving voltage to the source driving voltage.
These and other exemplary embodiments, aspects, features and advantages of the present invention will be described and become apparent from the following detailed description of exemplary embodiments, which is to be read in connection with the accompanying drawings.
Exemplary embodiments of the invention will be described hereafter, which include source driver and VCOM driver circuits and methods that provide reduced power consumption for driving data lines and common voltage electrodes of flat panel displays. In general, exemplary embodiments of the invention include circuits and methods for driving data lines and common electrodes using both intermediate reference voltages and boosted driving voltages in each driving cycle (as opposed to entirely using boosted driving voltages as in the conventional methods) to reduce power consumption and provide charge recycling.
Referring now to
The source driver (81) is similar in architecture to the source driver (12-i) of
More specifically, the comparison circuit (82) comprises a latch circuit (83), an XOR circuit (84), an AND gate (85) and a switch device (S2). In one exemplary embodiment, the latch circuit (83) comprises a 1-bit clocked D latch that is responsive to a latch control signal PD_LATCH to latch a most significant bit CD[n-1] of a currently latched block of display data stored in the latch (22) and output a most significant bit PD[n-1] of previously latched display data in response to a latch control pulse PD_LATCH.
The XOR gate (84) receives as input a current MSB CD[n-1] of a current block of display data CD[n-1:0] in latch (22) and a previously latched MSB PD[n-1] output from the latch (83). The XOR gate (84) will output a logic “1” when the current and previous MSBs are different and a logic “0” when the current and previous MSBs are the same. The AND gate (85) comprises a two-input AND gate that receives the output of the XOR gate (84) and a control signal VCIR (gating signal). In effect, the AND gate (85) functions as a gating circuit that transfers the output of the XOR gate (84) in response to the gating signal VCIR to control activation/deactivation of the switch S2. In one exemplary embodiment of the invention, the switch S2 is activated (closed) when the output of the AND gate is logic “1” (the current MSB CD[n-1] and the previous MSB PD[n-1] are different) and the switch S2 is deactivated (opened) when the output of the AND gate is logic “0” (the current MSB CD[n-1] and the previous MSB PD[n-1] are the same). As explained in detail hereafter, when the switch S2 is activated, an intermediate voltage output from the intermediate voltage generator (90) is applied to drive the data line Di. According to an embodiment of the present invention, it is to be appreciated that the XOR gate (84) and the AND gate (85) can be exchanged to the other logic gates which have the same Boolean functions of the XOR gate (84) and the AND gate (85).
The intermediate voltage generator (90) comprises a third driver (91) (amplifier), a switch S3 and optionally a capacitor (92). The third driver (91) buffers and outputs one of the gray scale reference voltages VG output from the grayscale generator (23) using VCI power. In one exemplary embodiment, the third driver (91) receives as input the grayscale reference voltage VG[2n-1−1] (which is preferably lower than a reference voltage VCI). The switch S3 is response to a voltage selection control signal BIN_FLAG to connect the switch S3 to a first node N1 to which a first intermediate voltage (VCI) is applied, or to connect the switch S3 to a second node N2 (i.e., the output of the third driver (91)) to which a second intermediate voltage (VG[2n-1−1]) is applied. The capacitor (92) may optionally be connected to the output of the third driver (91) to stabilize the output voltage.
In one exemplary embodiment of the invention, the intermediate source driving voltage VCI is in a range of about ½ to about ⅓ of a full-swing voltage of the source driving voltage AVDD. For example, AVDD may be about 5-6V, VCI may be about 2-3V and AVSS is about 0V (ground).
In binary mode, a voltage selection control signal BIN_FLAG=logic “1” which causes S3 to connect to the first node N1 to transfer the intermediate voltage VCI to S2. In a gradient mode, a voltage selection control signal BIN_FLAG=logic “0” causes S3 to connect to the output node N2 of the third driver (91) to transfer the second intermediate voltage, e.g., VG[2n-1−1], to S2. The respective control signals, M, S_LATCH, BIN_ON, GRAY_ON, VCIR, BIN_FLAG are generated by a controller, such as the controller (14) in
As depicted in
Then, at time T1, the latch control signal S_LATCH is activated, which causes the latch (22) to latch and output a block of display data CD[5:0]=3FH, which has a most significant bit CD[5]=logic “1”. Further, at time T1 and for a period P1, the gating signal VCIR is activated and BIN_ON is deactivated. With BIN_ON deactivated, the second driver (27) is turned off. Further, with VCIR activated, the output of the XOR gate (84) is gated to the switch S2. Since the current and previous MSBs are different (i.e., CD[5]=1 and PD[5]=0), the output of the AND gate is logic “1” which activates S2. With S2 activated (closed) and the second driver turned off, the VCI supply voltage drives the data line Di with a source driver output signal Sn from AVSS to the intermediate voltage VCI during period P1.
Then, at time T2, VCIR is deactivated and BIN_ON is activated, which causes the switch S2 to open (to disconnect VCI from the data line Di) and the second driver (27) to turn on. With the current most significant bit CD[5]=logic “1”, the second driver (27) drives the output signal Sn from VCI to AVDD during time period P2. Near the end of period P2, but before time T3, PD_LATCH is activated, which causes the 1-bit latch (83) to latch the MSB of the display data (3FH) (CD[5]=logic “1”) and output PD[5]=logic “1”.
Then, at time T3, S_LATCH is activated, which causes the n-bit latch (22) to latch in and output a current block of display data CD[5:0]=07H, which has a most significant bit CD[5]=logic “0”. Further, at time T3 and for period P3, the gating signal VCIR is activated and BIN_ON is deactivated. With BTN_ON deactivated, the second driver (27) is turned off. Further, with VCIR activated, the output of the XOR gate (84) is gated to the switch S2. Since the current and previous MSBs are different (i.e., CD[5]=0 and PD[5]=1), the output of the AND gate is logic “1” which activates S2. With S2 activated, the data line Di is connected to the VCI power supply, which discharges the source driver output signal Sn from AVDD to the intermediate voltage VCI.
Then, at time T4, VCIR is deactivated and BIN_ON is activated, which causes the switch S2 to open (to disconnect VCI from the data line Di) and the second driver (27) to turn on. With CD[5]=0, the second driver (27) drives Sn from VCI to AVSS during time period P4. Near the end of period P4, but before time T5, PD_LATCH is activated, which causes the 1-bit latch (83) to latch the MSB (CD[5]=logic “0”) of the display data (07H) and output PD[5]=logic “0”.
Then, at time T5, S_LATCH is activated, which causes the n-bit latch (22) to latch and output a current block of display data CD[5:0]=19H, which has a most significant bit CD[5]=logic “0”. During a time period P5, the gating signal VCIR is activated and BIN_ON is deactivated. With BIN_ON deactivated, the second driver (27) is turned off. Further, with VCIR activated, the output of the XOR gate (84) is gated to the switch S2. Since the current and previous MSBs are the same (i.e., CD[5]=0 and PD[5]=0), the output of the AND gate is logic “0” which maintains S2 in a state of deactivation. With S2 deactivated, the source driver output signal Sn remains at AVSS (i.e., not charged to VCI). Thereafter, after time T6, VCIR is deactivated and BIN_ON is activated. With CD[5]=0, the second driver (27) maintains Sn at AVSS.
As depicted in
Then, at time T1, the latch control signal S_LATCH is activated, which causes the latch (22) to latch and output a block of display data CD[5:0]=3FH, which has a most significant bit CD[5]=logic “1”. Further, at time T1 and for a period P1, the gating signal VCIR is activated and GRAY_ON is deactivated. With GRAY_ON deactivated, the switch S1 is open. Further, with VCIR activated, the output of the XOR gate (84) is gated to the switch S2. Since the current and previous MSBs are different (i.e., CD[5]=1 and PD[5]=0), the output of the AND gate is logic “1” which activates S2. With switch S2 activated (closed) and switch S1 open, the third driver (91) drives the data line Di with a source driver output signal Sn from VG[0] to the intermediate voltage VG[31] during period P1.
Then, at time T2, VCIR is deactivated and GRAY_ON is activated, which causes the switch S2 to open (to disconnect the output of the third driver (91) from the data line Di) and the switch S1 to close. With CD[5:0]=3FH, the first driver (26) drives the output signal Sn from VG[31] to VG[63] during time period P2. Near the end of period P2, but before time T3, PD_LATCH is activated, which causes the 1-bit latch (83) to latch the MSB of the display data (3FH) (CD[5]=logic “1”) and output PD[5]=logic “1”.
Then, at time T3, S_LATCH is activated, which causes the n-bit latch (22) to latch in and output a current block of display data CD[5:0]=07H, which has a most significant bit CD[5]=logic “0”. Further, at time T3 and for period P3, the gating signal VCIR is activated and GRAY_ON is deactivated. With GRAY_ON deactivated, the switch S1 opens, and with VCIR activated, the output of the XOR gate (84) is gated to the switch S2. Since the current and previous MSBs are different (i.e., CD[5]=0 and PD[5]=1), the output of the AND gate is logic “1” which activates S2. With S2 activated, the data line Di is connected to node N2, and the driver (91) discharges the source driver output signal Sn from VG[63] to the intermediate voltage VG[31].
Then, at time T4, VCIR is deactivated and GRAY_ON is activated, which causes the switch S2 to open (to disconnect node N2 from the data line Di) and the switch S1 to close. With CD[5:0]=07H, the first driver (26) drives Sn from VG[31] to VG[7] during time period P4. Near the end of period P4, but before time T5, PD_LATCH is activated, which causes the 1-bit latch (83) to latch the MSB (CD[5]=logic “0”) of the display data (07H) and output PD[5]=logic “0”.
Then, at time T5, S_LATCH is activated, which causes the n-bit latch (22) to latch and output a current block of display data CD[5:0]=19H, which has a most significant bit CD[5]=logic “0”. During a time period P5, the gating signal VCIR is activated and GRAY_ON is deactivated. With GRAY_ON deactivated, the switch S1 is opened, and with VCIR activated, the output of the XOR gate (84) is gated to the switch S2. Since the current and previous MSBs are the same (i.e., CD[5]=0 and PD[5]=0), the output of the AND gate is logic “0” which maintains S2 in a state of deactivation. With S2 deactivated, the source driver output signal Sn remains at VG[7] (i.e., not charged to VG[31]) during period P5. Thereafter, after time T6, VCIR is deactivated and GRAY_ON is activated. With CD[5:0]=19H, the first driver (26) drives Sn to VG[25].
It is to be appreciated that the exemplary source driving circuits and methods described with reference to
Furthermore, in
More specifically, by way of example, assume ID is the total driving current from AVSS to AVDD, wherein the driving currents in periods P1 and P2 are ID1 and ID2, respectively, such that ID=ID1+ID2. With the exemplary method of
P=(ID1·(VCI−AVSS))+(ID2(AVDD−VCI))
P=(ID1·VCI)+[(ID2·(VCI·α))−ID2·(VCI)]
P=VCI·(ID1−ID2+(αID2)).
In contrast, with the conventional method of
P′=ID·(AVDD−AVSS)=IDAVDD=ID·(α·VCI)=VCI·(αID1+αID2)
Assuming the total driving current remains the same for the conventional and exemplary methods, we see a reduction in power consumption with the exemplary method as compared to the conventional method since:
VCI·(αID1+αID2)VCI·(ID1−ID2+(αID2)) when α1,
Therefore, with the exemplary methods of
More specifically, in one exemplary embodiment as depicted in
At time T1, the polarity control signal M switches to logic level “1” to invert the display data, VCML_ON is disabled causing the switch (34) to open, and control signal VSSR is enabled causing the switch (44) to close and connect the VCOM node N to an intermediate voltage (AVSS) (e.g., ground, 0V). During time period P1, VCOM is driven from VCOML to AVSS. Then, at time T2, VSSR is disabled causing the switch (44) to open and VCIR is enabled causing the switch (43) to close and connect the VCOM node N to the output of the third driver (42). Accordingly, during time period P2, VCOM is driven from AVSS to the intermediate voltage VCI using VCI power supply. Then, at time T3, VCIR is disabled causing the switch (43) to open and control signal VMH_ON is enabled causing switch (33) to close and connect the output of the first driver (31) to the VCOM node N. Accordingly, during time period P3, VCOM is driven from the intermediate voltage VCI to VCOMH by the first driver (31).
Then, at time T4, the polarity control signal M switches to logic “0” indicating display data having a “positive” polarity, the control voltage VCMH_ON is disabled causing the switch (33) to open, and control signal VCIR is enabled causing the switch (43) to close and connect the VCOM node N to the output of the third driver (42). Accordingly, during time period P4, VCOM is driven from VCOMH to VCI by the driver (42). Then, at time T5, VCIR is disabled causing switch (43) to open, and VSSR is enabled causing switch (44) to close and connect the VCOM node N to ground (AVSS). Accordingly, during time period P5, VCOM is driven from VCI to VSS. Then, at time T6, VSSR is disabled causing the switch (44) to open, and VCML_ON is enabled causing switch (34) to close and connect the VCOM node N to the output of the second driver (32). According, during period P6, VCOM is driven from intermediate voltage AVSS to VCOML.
It is to be appreciated that the common voltage driving circuit and method of
Although exemplary embodiments have been described herein with reference to the accompanying drawings, it is to be understood that the invention is not limited to the precise system and method embodiments described herein, and that various other changes and modifications may be affected therein by one skilled in the art without departing form the scope or spirit of the invention. All such changes and modifications are intended to be included within the scope of the invention as defined by the appended claims.
Patent | Priority | Assignee | Title |
8044911, | May 02 2006 | Samsung Electronics Co., Ltd.; SAMSUNG ELECTRONICS CO , LTD | Source driving circuit and liquid crystal display apparatus including the same |
8269703, | Aug 06 2008 | SAMSUNG DISPLAY CO , LTD | Organic light emitting display device |
Patent | Priority | Assignee | Title |
5754150, | Feb 17 1995 | Sharp Kabushiki Kaisha | Liquid crystal luminance adjusting apparatus |
6407732, | Dec 21 1998 | Rose Research, L.L.C. | Low power drivers for liquid crystal display technologies |
6515892, | May 14 1999 | Hitachi, Ltd. | Semiconductor integrated circuit device |
6873311, | Oct 14 1997 | Fujitsu Limited | Liquid crystal display unit and display control method therefor |
20020126107, | |||
20020190971, | |||
20030030614, | |||
20060119563, | |||
CN1388514, | |||
JP2001075536, | |||
JP2004184840, | |||
JP2005099170, | |||
JP2008813, | |||
JP8271856, | |||
JP9243992, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 14 2004 | CHUNG, KYU YOUNG | SAMSUNG ELECTRONICS, CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015536 | /0412 | |
Jun 29 2004 | Samsung Electroniccs Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 27 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Nov 05 2018 | REM: Maintenance Fee Reminder Mailed. |
Apr 22 2019 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Mar 15 2014 | 4 years fee payment window open |
Sep 15 2014 | 6 months grace period start (w surcharge) |
Mar 15 2015 | patent expiry (for year 4) |
Mar 15 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 15 2018 | 8 years fee payment window open |
Sep 15 2018 | 6 months grace period start (w surcharge) |
Mar 15 2019 | patent expiry (for year 8) |
Mar 15 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 15 2022 | 12 years fee payment window open |
Sep 15 2022 | 6 months grace period start (w surcharge) |
Mar 15 2023 | patent expiry (for year 12) |
Mar 15 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |