A wireless communication device or system generates transmit power control feedback for a received power control channel by determining a command error rate (CER), or by identifying a target signal quality for the power control channel according to a defined signal-quality-to-CER mapping function. Generally, the power control channel does not include error-coded data to use for CER estimation. However, in one embodiment, the channel does include known reference bits that are evaluated for CER estimation, with the estimated CER used to set the signal quality target for inner loop power control. In other embodiments, a computed reception error probability is used to identify a CER estimate according to a defined probability-to-CER mapping function. By way of non-limiting example, these embodiments may be used to provide power control feedback for power control commands transmitted on a Fractional Dedicated Physical channel in WCDMA systems.
|
1. A method of generating transmit power control feedback for a power control channel comprising:
receiving power control commands over the power control channel;
estimating a signal quality for the power control channel;
estimating a command error rate for the received power control commands according to a mapping function that maps estimated signal quality for the power control channel to command error rates, or maps a reception error probability calculated for power control commands received over the power control channel to command error rates;
adjusting a target signal quality by comparing the estimated command error rate to a target command error rate; and
generating transmit power control feedback for the power control channel by comparing the estimated signal quality to the target signal quality.
28. A wireless communication device comprising a power control circuit configured to generate transmit power control feedback for a power control channel received by the wireless communication device based on:
receiving power control commands over the power control channel;
estimating a signal quality for the power control channel;
generating transmit power control feedback for the power control channel by comparing the estimated signal quality to a target signal quality;
estimating a command error rate for the received power control commands according to a mapping function that maps estimated signal quality for the power control channel to command error rates, or maps a reception error probability calculated for power control commands received over the power control channel to command error rates; and
adjusting the target signal quality by comparing the estimated command error rate to a target command error rate.
16. A power control circuit for use in a wireless communication device or system, said power control circuit comprising one or more processing circuits configured to:
receive power control commands transmitted to the wireless communication device or system over a power control channel;
estimate a signal quality for the power control channel;
estimate a command error rate for the received power control commands according to a mapping function that maps estimated signal quality for the power control channel to command error rates, or maps a reception error probability calculated for power control commands received over the power control channel to command error rates;
adjust a target signal quality by comparing the estimated command error rate to a target command error rate; and
generate transmit power control feedback for the power control channel by comparing the estimated signal quality to the target signal quality.
29. A non-transitory computer readable medium storing a computer program for generating transmit power control feedback for a power control channel, the computer program comprising:
program instructions to estimate a signal quality for the power control channel;
program instructions to estimate a command error rate for power control commands received on the power control channel according to a mapping function that maps estimated signal quality for the power control channel to command error rates, or maps a reception error probability calculated for power control commands received over the power control channel to command error rates;
program instructions to adjust a target signal quality by comparing the estimated command error rate to a target command error rate; and
program instructions to generate transmit power control feedback for the power control channel by comparing the estimated signal quality to the target signal quality.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
7. The method of
8. The method of
9. The method of
10. The method of
11. The method of
12. The method of
13. The method of
14. The method of
15. The method of
17. The power control circuit of
18. The power control circuit of
19. The power control circuit of
20. The power control circuit of
21. The power control circuit of
22. The power control circuit of
23. The power control circuit of
24. The power control circuit of
25. The power control circuit of
26. The power control circuit of
27. The power control circuit of
30. The non-transitory computer readable medium of
31. The non-transitory computer readable medium of
32. The non-transitory computer readable medium of
33. The non-transitory computer readable medium of
34. The non-transitory computer readable medium of
|
This application claims priority under 35 U.S.C. §119(e) from U.S. provisional patent application Ser. No. 60/683,203 filed on 20 May 2005. The priority application is expressly incorporated in its entirety by reference herein.
The present invention relates to wireless communication systems, and particularly relates to estimating communication channel error rates.
Error rate estimation serves many purposes in wireless communication systems. As one example, the transmit power control mechanisms widely employed in cellular communication networks based on Code Division Multiple Access (CDMA) use channel error rate as a control variable in their power adjustment algorithms. More particularly, CDMA-based radio base stations generally control the reverse link transmit powers of the mobile stations being supported by them based on transmitting Transmit Power Control (TPC) bits to the mobile stations. Similarly, each mobile station generally controls the forward link transmit power of the radio base station(s) transmitting to it on a dedicated forward link traffic channel by transmitting TPC bits to the radio base station(s).
The transmitted TPC bits generally take on one of two values: a logical “1” or “UP” command to indicate that the remote transmitter should increase its transmit power, and a logical “0” or “DOWN” command to indicate that the remote transmitter should decrease its transmit power. The value of each TPC bit is determined by comparing the received pilot signal with a signal strength target, usually expressed as a Signal-to-Noise Ratio. For a given measurement interval, the receiver compares the received pilot signal strength to the target and transmits a DOWN command if the received pilot signal strength is above the target and transmits an UP command if the received pilot signal strength is below the target. By making the comparison many times per second, the receiver generates a steady stream of TPC bits, thereby keeping the received pilot signal strength at the target. Generally, the transmitter transmitting the pilot signal also transmits one or more traffic channels at defined traffic-to-pilot power ratios, meaning that power control of the pilot signal operates as power control of the associated traffic channel(s).
Such received signal strength processing carries the label “inner loop” power control and, as the name suggests, inner loop power control generally is paired with “outer loop” power control. While the inner loop power control process ensures that the received pilot signal strength is kept at the target, the outer loop power control process ensures that the appropriate target is being used by the inner loop power control.
For example, outer loop power control commonly computes or predicts an error rate for the data being received in association with pilot signal reception and compares that to a defined upper error limit, e.g., 10%. Such error rates usually are expressed as Block Error Rates (BLERs) or Bit Error Rates (BERs). Regardless, if the error rate exceeds the defined upper limit, the outer loop power control adjusts the inner loop's target upward. Conversely, if the error rate falls below a lower limit, e.g., 1%, the outer loop power control adjusts the inner loop's target downward.
Implicit in the above description of outer loop power control is the availability of “coded” data for determining reception error rates—i.e., data that includes or is accompanied by error detection and/or error correction information. Without coded or known data, such as pilot bits, no explicit control variable exists for assessing reception error performance and thus no explicit basis exists for determining the up and down adjustments of the inner loop power control target. The Fractional Dedicated Physical Channel (F-DPCH) recently introduced in the Wideband CDMA (WCDMA) standards includes power control information (e.g., TPC bits), but does not include data with error correction information. Thus, the F-DPCH exemplifies the type of channel that complicates the traditional inner/outer loop power control approach.
In one embodiment taught herein, a method of generating transmit power control feedback for a power control channel comprises receiving power control commands over the power control channel, estimating a signal quality for the power control channel, estimating a command error rate (CER) for the received power control commands, adjusting a target signal quality by comparing the estimated CER to a target CER, and generating transmit power control feedback for the power control channel by comparing the estimated signal quality to a target signal quality. Adjusting the target signal quality may comprise incrementing the target signal quality if the estimated CER exceeds the target CER and decrementing the target signal quality if the estimated CER is below the target CER. Note that, in this and in other embodiments, the estimated and target signal qualities may be, for example, expressed as signal-to-interference ratios (SIRs), where the interference may include impairments such as inter cell interference, intra cell interference, and thermal noise.
The received power control commands in one or more embodiments nominally comprise matched-bit symbols. In such embodiments, one method of estimating a CER for the power control commands comprises calculating a reception error probability for the received power control commands as a function of detecting mismatched bits in the received power control commands, and mapping the reception error probability to a corresponding CER value according to a defined probability-to-CER mapping function. The probability-to-CER mapping function may be implemented using a data lookup table indexed by probability value, for example, or using a polynomial function based on the probability-to-CER mapping curve.
In other embodiments, the power control commands comprise symbols, at least some which include known bits, e.g., reference bits, or the power control commands are interspersed with reference symbols. In such cases, CER estimation may comprise detecting reception errors of the reference bits/symbols.
In still other embodiments, CER estimation comprises mapping the estimated signal quality to a corresponding CER value according to a defined signal-quality-to-CER mapping function. In such embodiments, a wireless communication transceiver may be preconfigured with a target CER, or with a correspondingly mapped signal quality value, or the mapping may be done dynamically to allow for dynamically setting the target CER.
A wireless communication device may implement any of the above embodiments, or variations of them, such as by including an appropriately configured power control circuit. In one embodiment, the power control circuit comprises one or more processing circuits, including a signal quality estimation circuit configured to estimate the signal quality for the power control channel, a CER estimation circuit configured to estimate the CER for the received power control commands, an outer loop power control circuit configured to adjust the target signal quality, and an inner loop power control circuit configured to generate the transmit power control feedback. The outer loop power control circuit and the CER estimation circuit may be omitted in embodiments where the inner loop power control circuit uses a mapped signal quality value as its target signal quality.
Of course, the present invention is not limited to the above features and advantages. Those skilled in the art will appreciate additional features and advantages of the present invention upon reading the following discussion, and upon viewing the accompanying drawings.
The first transceiver 8 generates the power control commands being sent to the second transceiver 10 on the FL based on whether it is receiving the RL transmissions from the second transceiver 10 above or below a targeted signal quality, usually expressed in dBs. In turn, the second transceiver 10 generates the power control commands being sent to the first transceiver 8 on the RL based on whether it is receiving the FL transmissions from the first transceiver 8 above or below a targeted signal quality. Thus, each transceiver provides the other with power control feedback to ensure that their respective transmissions are received at acceptable signal strengths.
Regardless, an outer loop controller 14 compares the measured error rate to a reference error rate (e.g., a reference or target BLER). If the measured error rate exceeds the target error rate, the outer loop controller 14 adjusts a target SIR upward. Conversely, if the measured error rate is below the same or a different target error rate, the outer loop controller 14 adjusts the target SIR downward. For example, if the measured error rate exceeds ten percent, the outer loop controller 14 adjusts the target SIR upward and if the measured error rate falls below one percent, the outer loop controller 14 adjusts the target SIR downward. Such ongoing adjustment of the target SIR influences the remote transmitter's transmit power because an inner loop controller 18 generates transmit power control commands for the remote transmitter as “up” or “down” values, depending on whether the signal quality, e.g., SIR, is above or below the SIR target.
Two notable points stand out in the context of conventional power control as just described. First, the power control bits sent from the transceiver 8 to the transceiver 10 for controlling the transmit power of the transceiver 10 are included within the data being sent to the transceiver 10. Because the transceiver 10 provides power control feedback to ensure that the transceiver 8 transmits this data at a high-enough power to ensure reliable data reception, the power control information from transceiver 8 is “automatically” sent at a transmit power that ensures reliable reception at the transceiver 10. Second, the entire basis for adjusting the target SIR at the transceiver 10 is whether the measured error rate for the received data is above or below acceptable (targeted) rates. Without the ability to make such measurements, the outer loop controller 14 would have no basis for adjusting the target SIR used by the inner loop controller 18.
With these points in mind, one skilled in the art will recognize the challenges arising in generating power control feedback for received signals that lack error coded or known data that can be used as the basis for determining the received signal's BLER, FER, etc. By way of non-limiting example,
Because the transmitted power control information is used to control the reverse link transmit powers of those mobile stations, it is important that the power control information be transmitted at the appropriate power level. However, it is difficult for the mobile stations to determine whether the power control information incoming on the received F-DPCH is being transmitted at a high enough power, because there is no error-coded or known data that can be assessed for an indication of received data error rates. More particularly, as regards the F-DPCH, a given mobile station simply receives incoming power control commands and is left without any clear mechanism for generating power control feedback to ensure that those incoming power control commands—e.g., TPCs—are being transmitted to it by the radio base station at the correct power level.
According to one embodiment of generating power control feedback as taught herein, a communication transceiver—e.g., mobile station, radio base station, etc.—adjusts its transmit power responsive to incoming power control commands received over a power control channel, and generates power control feedback for the remote transmitter that is originating those commands based on estimating a signal quality, such as an SIR, for the power control channel, and generating the transmit power control feedback by comparing the estimated SIR to a target SIR determined by mapping a target CER to a corresponding SIR value according to a defined SIR-to-CER mapping function. That is, the mobile station is programmed with, or dynamically calculates, a target CER representing, for example, the upper limit on tolerable (power control) command error rates. The SIR-to-CER mapping function thus provides the basis for identifying the SIR value corresponding to the target CER. Another embodiment comprises a computer readable medium storing a computer program for generating transmit power control feedback for a power control channel. The computer program comprises: program instructions to receive power control commands over the power control channel; program instructions to estimate a signal quality for the power control channel; and program instructions to generate transmit power control feedback for the power control channel by comparing the estimated signal quality to a target signal quality determined by mapping a target command error rate to a corresponding signal quality value according to a defined signal-quality-to-command-error-rate mapping function.
To better understand this processing approach, it may be helpful to provide details in the context of the power control commands incoming to a particular mobile station on an F-DPCH, but this should be understood as a non-limiting example of power control feedback generation as taught herein. The power control commands on an F-DPCH are transmitted as symbols. More particularly, each power control command comprises a two-bit TPC command symbol. Assuming that the mobile station uses some form of RAKE receiver, the received TPC symbol per (RAKE) finger, yf(k), can be modeled as
yf(k)=g(k)hf(k)u(k)+ef(k) Eq. 1
where u(k) is the transmitted symbol, ef(k) is Gaussian interference, hf(k) is the channel response estimated from the Common Pilot Channel (CPICH) received in association with the F-DPCH, and g(t)>0 is the real gain offset used on the F-PDCH relative to the CPICH. Further, for Eq. 1, note that the expected value and the variance value, respectively, becomes
E(ef)=0 Eq. 2
E(|ef|2)=If Eq. 3
where If is the interference power per received symbol on finger f of the receiver. Note, too, that with an F-DPCH spreading factor of 256, a relationship between the Gaussian interference ef(k) and the per-symbol Signal-to-Noise Ratio (SIR),
for finger f of the receiver can be expressed as
where Es is the received signal energy per symbol, Ec is the received signal per-chip energy, No is the received noise power, and Io is the received interference power.
With the above in mind, a beginning point in the analysis of error rate determination for the F-DPCH begins with noting that two different TPC command symbols are possible, but the underlying symbol modulation is the same for both command symbols. Thus, the TPC command symbols can be expressed as
u=uo·TPC Eq. 5
where TPCε{−1,1} is the TPC command (where −1 represents a logical down and vice versa) and the base (unsigned) modulation symbol is
The received TPC commands (i.e., the received TPC symbols) can be estimated using maximum ratio combining as
where ĥf and Îf may be estimated from the CPICH. From Eq. 7, one sees that the receiver does not need to know the value of the gain offset g to decode the received TPC symbols; rather, it is enough to know that g>0.
The individual TPC symbol bits, TPCr and TPCi can be estimated as
Further, both transmitted bits in each TPC symbol are, by definition, equal. Thus, each estimated TPC symbol may be expressed as
TPCest=sign(Re(uo*·(TPCest,r+i·TPCest,i))) Eq. 10
where both ĥf and Îf are estimated based on the CPICH.
With the above relationships in mind, the SIR of the F-DPCH can be estimated as
Note that it is possible to use the received signal power |yf|2 directly without computing a channel estimate, because with only one TPC symbol |(ghf)est|=|yf·u*|=|yf|. Also, note that the estimate obtained in Eq. 11 may be improved using both pilot bits on the CPICH and TPC bits. Further, an SIR estimate utilizing the CPICH channel estimate and an estimate of the gain offset g can be obtained as
where the estimated gain offset ĝ can be determined by filtering and feed forward of the TPC commands previously transmitted by the mobile station (to the base station). Continuing with the analysis, the estimated gain offset may be calculated as
where d is a TPC command delay and α is a selected filter constant.
In another embodiment that bases SIR estimation for the F-DPCH on the CPICH, the (RAKE) receiver outputs for the TPC symbol received in the kth slot of the ith frame can be expressed as,
zi(k)=λgi(k)ci(k)ui(k)+ei(k) Eq. 14
where λ is an initial gain level of the F-DPCH, gi(k) is the gain offset determined by reverse link TPC commands, ci(k) is determined by the net response and combining weights, ui(k) is the TPC symbol value, and ei(k) is the noise sample. Here, the net response accounts for transmitter pulse waveform, radio channel, and received waveform. The analysis assumes that gi(k) follows the reverse link TPC commands (sent by the mobile station) and, as a result, the product of gi(k), ci(k), and ûi(k), namely vi(k)=gi(k)ci(k)ûi(k), is assumed known. To prevent error propagation due to reverse link TPC command reception errors or the base station not following reverse link TPC commands, the gain offset gi(k) can be reset to 1 during the last slot of every F-DPCH frame, i.e., gi(M−1)=1, where M is the number of slots per frame.
Collecting zi(k), vi(k), and ei(k) from all slots in a frame into a vector,
zi=λvi+ei Eq. 15
The least-squares (LS) estimate of λ based on Eq. 15 can be expressed as
It can be shown that the estimator in Eq. 16 is also a minimum mean-square error (MMSE) estimator.
According to such estimation, the estimated gain difference {circumflex over (λ)}(i−1) from frame i−1 can be used to produce an SIR estimation, which may be expressed as an estimate of the SIR in each slot in frame i. For example, if RAKE or G-RAKE combining is used, the symbol SIR for the TPC symbol in slot k of frame i is
where w is the combining weight, h is the net response and R is the covariance matrix for the interference from different fingers. Estimates of h and R can be obtained from the CPICH. Note that the power offset between the CPICH and the F-DPCH during the first slot of a frame is folded into λ. Further, note that the expression
corresponds to CPICH symbol SIR. If Generalized RAKE (G-RAKE) combining is used, this simplifies to
{circumflex over (γ)}i(k)={circumflex over (λ)}i-12gi2(k)hHR−1h Eq. 19
where, again, hHR−1h corresponds to CPICH symbol SIR.
Using the above analytical framework, and returning to the plot of
The TPC command error rate (CER) therefore may be expressed as
and the variance of n (assuming uncorrelated finger noise) is given by
Thus, with Eq. 23, the CER is given as a function of SIR (Es/No), such as is depicted in
In more detail, the transceiver 30, which may be a mobile station, includes a power control circuit 32 that includes one or more processing circuits configured to receive power control commands over the power control channel, estimating an SIR for the power control channel, and generating transmit power control feedback for the power control channel by comparing the estimated SIR to a target SIR determined by mapping a target CER to a corresponding SIR value according to a defined SIR-to-CER mapping function. The SIR-to-CER mapping function may be as shown in
It should be understood that the power control circuit 32 may comprise one or more microprocessors, Digital Signal Processors (DSPs), or other types of processing circuits. (More generally, it should be understood that the power control circuit 32 can be implemented in hardware, software, or essentially any combination thereof.) In at least one functional circuit arrangement, the power control circuit 32 comprises a target SIR determining circuit 34, an inner loop controller 36, and an SIR estimation circuit 38. The target SIR determining circuit 34 may comprise a memory lookup circuit that is configured to read a pre-mapped SIR value from memory, or may comprise a functional mapping circuit that is configured to determine the target SIR by mapping a target CER to the corresponding SIR value according to a polynomial function or a table lookup function embodying an SIR-to-CER mapping function.
The inner loop controller 36 thus uses the (mapped) target SIR for comparison to the estimated SIR, and generates power control feedback for the received power control channel in the form of TPC commands, which may be transmitted by a transmitter circuit 40 of the transceiver 30. The SIR estimation circuit 38 provides SIR estimates to the inner loop controller 36 based on carrying out Eq. 11 and/or Eq. 12, for example.
It should be noted that the power control circuit 32 can be configured to detect mismatched bits based on hard bit value comparisons (e.g., +1, −1) or soft bit value comparisons (e.g., +0.99, +0.33). For soft value mismatch detection, for example, the power control circuit 32 can be configured to detect TPC bit mismatch in a received TPC symbol based on evaluating the distance between soft values of the TPC bits. Further, in one or more embodiments, the power control circuit 32 can be configured to estimate the relative soft bit error and map it to CER. The distribution of the relative soft bit error can be quantized using a variance measure (as an intermediate measure) before being mapped into a CER. In another embodiment, the power control circuit 32 can be configured to detect erroneously received power control commands by detecting mismatched bits and counting the mismatch errors.
Processing continues with a comparison of the estimated CER to a target CER (Step 112), which may be stored in a memory of the transceiver 30 as a pre-configured value, or as a dynamically received or updated value. If the estimated CER is greater than the target CER (Step 114), the power control circuit 32 adjusts the target SIR upward (Step 116). Conversely, if the estimated CER is less than the target CER, or less than a defined fraction of the target CER, the power control circuit 32 adjusts the target SIR downward (Step 118).
It should be understood that variations of this logic are contemplated herein. For example, in addition to using different target CER thresholds for increasing and decreasing the target SIR—e.g., increase the target SIR if the estimated CER>ten percent, decrease target SIR if the estimated CER<one percent—the power control circuit may generate more than two command states. As one example, it may generate TPC commands as UP, DOWN, and HOLD, such that it allows the remote transmitter to hold its current transmit power settings, provided the estimated SIR at the transceiver 30 remains within a range between defined upper and lower target SIRs.
In any case, where
Regardless of its execution frequency, the power control circuit 32 carries out the inner loop processing logic of
The CER estimation circuit 52 can be configured to base its CER estimation on the knowledge that both TPC command bits of the power control commands incoming on the received power control channel are equal. (Note that this condition holds true for the two-bit power control command symbols defined by the WCDMA standards for power control over an F-DPCH, but may not be true in other instances, in which case other bases for CER estimation can be used.)
With knowledge that the two bits of each received power control command are by definition equal, the probability that a command with unequal bits will be received can be converted to a CER estimate according to the probability-to-CER function 42 illustrated in
Assuming that the noise on the two estimated soft TPC bits in a given received power control command is uncorrelated, then the probability that the two estimated hard bits are unequal, TPCr, TPCiε{1, −1} is given by
where SIR=Eb/No is the SIR of the estimated TPC bits, and where the variables x1 and x2 represent received TPC bits in a given power control command when the transmitted bits of that command are both equal to one. The CER is thus given by
A suitable polynomial approximation of the probability-to-CER mapping function 42, for the interval illustrated in
CERest=2.31·ζ3+0.141·ζ−4.91·10−3 Eq. 26
where the command reception error probability for unequal TPC bits can be estimated as
and where αε[0,1] is a filter constant (for an exponential weighting filter). For WCDMA applications, a suitable value is α=0.99 corresponding to a time constant of 100 slots, which complements the expected occurrence of between ten and thirty reception errors (unequal TPC command bits) during this time constant. That frequency of reception error occurrence generally should be enough for good CER estimation performance.
For reference bits, the comparing unit 72 determines whether the reference bit was received with its appropriate value, and provides an indication as such to the BER estimator 74, which maintains an estimate of bit error rate for the received power control channel. The BER estimate may be used as the CER estimate for outer loop power control by the power control circuit 32.
In one embodiment of this approach, reference symbols are transmitted over the power control channel at non-TPC command positions. Doing so changes the standardized command transmission scheme defined for the F-DPCH, and further reduces the number of transmission slots available on the F-DPCH for power controlling different mobile stations.
As such, in one embodiment, TPC bits in predefined slots of each frame have predefined values, which are known to the transceiver 30. These predefined TPC bits serve as reference bits, making it possible for the power control circuit 32 to estimate a BER/CER directly, based on detection of bit errors. In such contexts, one symbol per frame with known bits may be sufficient for accurate BER estimation, because that rate is roughly the rate at which block error flags are received for BER estimation in conventional outer loop power control based on DPCHs. However, it should be noted that more than one known bit per frame can be used to increase the outer loop control rate and/or to improve the BER/CER estimation process.
As another point of improvement, the known bits can be transmitted symmetrically. That is, the known bits transmitted over the power control channel can comprise a balanced mix of UP and DOWN commands, such that the transmission of known TPC commands as reference bits does not bias the actual power control up or down—i.e., the known bits average out to zero. For example, one might use an even number of known symbols (slots) in each frame, and make half of them UP commands and half of them DOWN commands.
Such an idea also may be applied at the bit level by letting each reference symbol have the bit sequence {1,−1} or {−1, 1}. These bit pairings would, with equal probability, be interpreted as UP commands or DOWN commands. The allowed number of reference symbols during a frame will, in this case, not be limited to an even number.
In yet another alternative embodiment, the device or system transmitting the power control channel to the transceiver 30 may include a known (reference) bit and a command (TPC) bit in selected ones of the transmitted symbols. That is, for at least some of the symbols transmitted on the power control channel, one bit represents a power control command, and one bit represents a reference bit known a priori at the transceiver 30. With such embodiments, there generally should be an even number of slots divided in this way and an equal number of reference bits with the values 1 and −1.
Broadly, then, the present invention as taught herein comprises the generation of power control feedback for a received communication signal that does not include error-coded data that otherwise could be used for determining a BER/CER as the basis for controlling the generating of the power control feedback. Thus, in one or more embodiments, the power control feedback is implemented by setting the inner loop SIR target as the SIR value determined by an SIR-to-CER mapping function. Such embodiments effectively eliminate the outer loop power control, because the inner loop target is mapped directly from a desired target CER. Other embodiments use inner and outer loop power control, but estimate the CER for the received power control channel based on determining a reception error probability for the received power control commands and mapping that probability to a CER estimate according to a defined probability-to-CER mapping function—a variation on this embodiment uses SIR-to-CER mapping. In still other embodiments, the power control channel includes reference bits, and these are used to determine BER/CER estimates for the received power control channel, which are then used to adjust the inner loop target.
Therefore, it should be understood that the present invention is capable of a number of implementation variations and is not limited by the foregoing discussion, or by the accompanying drawings. Rather, the present invention is limited only by the following claims and their legal equivalents.
Andersson, Lennart, Wang, Yi-Pin Eric, Bottomley, Gregory E
Patent | Priority | Assignee | Title |
8095168, | Feb 26 2008 | InterDigital Technology Corporation | Method and apparatus for performing closed-loop transmit power control for fractional dedicated physical channel |
8230273, | Mar 06 2009 | Fujitsu Limited | Wireless communication apparatus |
8730989, | Feb 11 2011 | INTERDIGITAL PATENT HOLDINGS INC | Method and apparatus for closed loop transmit diversity transmission initial access |
8830918, | Mar 16 2009 | InterDigital Patent Holdings, Inc | Method and apparatus for performing uplink transmit diversity |
8874158, | Jun 23 2009 | Alcatel Lucent | Station comprising at least two transmit antennas, and a method of transmitting therefrom |
8965440, | May 31 2005 | RPX Corporation | Method of estimating a current channel condition in a wireless communications network |
9209884, | Feb 11 2011 | Interdigital Patent Holdings, Inc. | Method and apparatus for closed loop transmit diversity transmission initial access |
9918337, | Mar 16 2009 | Interdigital Patent Holdings, Inc. | Method and apparatus for performing uplink transmit diversity |
Patent | Priority | Assignee | Title |
6085106, | Jul 29 1997 | Nortel Networks Limited | Forward link power control in a cellular radiotelephone system |
6760320, | Apr 12 1999 | WSOU Investments, LLC | Channel adaptive fast power control in CDMA |
6760598, | May 01 2002 | NOKIA SOLUTIONS AND NETWORKS OY | Method, device and system for power control step size selection based on received signal quality |
6876867, | Mar 31 1995 | Qualcomm Incorporated | Method and apparatus for performing fast power control in a mobile communication system |
7116978, | Nov 27 1999 | KONINKLIJKE PHILIPS N V | Method for conformance testing of radio communication equipment |
7170866, | Dec 08 1999 | Cellco Partnership | Quality of service enhancements for wireless communications systems |
7184791, | Sep 23 2002 | TELEFONAKTIEBOLAGET L M ERICSSON PUBL | Methods, receivers, and computer program products for determining transmission power control commands using biased interpretation |
7236515, | Nov 19 2001 | Sprint Spectrum L.P. | Forward link time delay for distributed antenna system |
7336751, | Nov 30 2001 | Fujitsu Limited | Power control circuit and radio transmission apparatus |
7522561, | Jan 17 2001 | Fujitsu Limited | Outer-loop power control device and method thereof |
20010030955, | |||
20020115462, | |||
20030076799, | |||
20030092447, | |||
20040005906, | |||
20040209636, | |||
20040213332, | |||
20050036538, | |||
20050043051, | |||
20060007989, | |||
20060246937, | |||
20060262840, | |||
20070218935, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 07 2005 | Telefonaktiebolaget LM Ericsson (publ) | (assignment on the face of the patent) | / | |||
Jan 27 2006 | WANG, YI-PIN ERIC | TELEFONAKTIEBOLAGET LM ERICSSON PUBL | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017180 | /0845 | |
Jan 27 2006 | BOTTOMLEY, GREGORY E | TELEFONAKTIEBOLAGET LM ERICSSON PUBL | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017180 | /0845 | |
Feb 02 2006 | ANDERSSON, LENNART | TELEFONAKTIEBOLAGET LM ERICSSON PUBL | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017180 | /0845 |
Date | Maintenance Fee Events |
Sep 29 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Oct 01 2018 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Nov 14 2022 | REM: Maintenance Fee Reminder Mailed. |
May 01 2023 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Mar 29 2014 | 4 years fee payment window open |
Sep 29 2014 | 6 months grace period start (w surcharge) |
Mar 29 2015 | patent expiry (for year 4) |
Mar 29 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 29 2018 | 8 years fee payment window open |
Sep 29 2018 | 6 months grace period start (w surcharge) |
Mar 29 2019 | patent expiry (for year 8) |
Mar 29 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 29 2022 | 12 years fee payment window open |
Sep 29 2022 | 6 months grace period start (w surcharge) |
Mar 29 2023 | patent expiry (for year 12) |
Mar 29 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |