A wireless communication device or system generates transmit power control feedback for a received power control channel by determining a command error rate (CER), or by identifying a target signal quality for the power control channel according to a defined signal-quality-to-CER mapping function. Generally, the power control channel does not include error-coded data to use for CER estimation. However, in one embodiment, the channel does include known reference bits that are evaluated for CER estimation, with the estimated CER used to set the signal quality target for inner loop power control. In other embodiments, a computed reception error probability is used to identify a CER estimate according to a defined probability-to-CER mapping function. By way of non-limiting example, these embodiments may be used to provide power control feedback for power control commands transmitted on a Fractional Dedicated Physical channel in WCDMA systems.

Patent
   7916681
Priority
May 20 2005
Filed
Dec 07 2005
Issued
Mar 29 2011
Expiry
Nov 17 2029
Extension
1441 days
Assg.orig
Entity
Large
8
23
EXPIRED<2yrs
1. A method of generating transmit power control feedback for a power control channel comprising:
receiving power control commands over the power control channel;
estimating a signal quality for the power control channel;
estimating a command error rate for the received power control commands according to a mapping function that maps estimated signal quality for the power control channel to command error rates, or maps a reception error probability calculated for power control commands received over the power control channel to command error rates;
adjusting a target signal quality by comparing the estimated command error rate to a target command error rate; and
generating transmit power control feedback for the power control channel by comparing the estimated signal quality to the target signal quality.
28. A wireless communication device comprising a power control circuit configured to generate transmit power control feedback for a power control channel received by the wireless communication device based on:
receiving power control commands over the power control channel;
estimating a signal quality for the power control channel;
generating transmit power control feedback for the power control channel by comparing the estimated signal quality to a target signal quality;
estimating a command error rate for the received power control commands according to a mapping function that maps estimated signal quality for the power control channel to command error rates, or maps a reception error probability calculated for power control commands received over the power control channel to command error rates; and
adjusting the target signal quality by comparing the estimated command error rate to a target command error rate.
16. A power control circuit for use in a wireless communication device or system, said power control circuit comprising one or more processing circuits configured to:
receive power control commands transmitted to the wireless communication device or system over a power control channel;
estimate a signal quality for the power control channel;
estimate a command error rate for the received power control commands according to a mapping function that maps estimated signal quality for the power control channel to command error rates, or maps a reception error probability calculated for power control commands received over the power control channel to command error rates;
adjust a target signal quality by comparing the estimated command error rate to a target command error rate; and
generate transmit power control feedback for the power control channel by comparing the estimated signal quality to the target signal quality.
29. A non-transitory computer readable medium storing a computer program for generating transmit power control feedback for a power control channel, the computer program comprising:
program instructions to estimate a signal quality for the power control channel;
program instructions to estimate a command error rate for power control commands received on the power control channel according to a mapping function that maps estimated signal quality for the power control channel to command error rates, or maps a reception error probability calculated for power control commands received over the power control channel to command error rates;
program instructions to adjust a target signal quality by comparing the estimated command error rate to a target command error rate; and
program instructions to generate transmit power control feedback for the power control channel by comparing the estimated signal quality to the target signal quality.
2. The method of claim 1, wherein the received power control commands nominally comprise matched-bit symbols, and wherein estimating a command error rate comprises calculating the reception error probability for the received power control commands as a function of detecting mismatched bits in the received power control commands, and mapping the reception error probability to a corresponding command error rate value according to a defined probability-to-command-error-rate mapping function.
3. The method of claim 2, wherein the defined probability-to-command-error-rate mapping function comprises a defined polynomial expression or a data lookup table.
4. The method of claim 2, wherein calculating the reception error probability comprises generating a difference value for each received power control command, wherein the difference value is non-zero if the received power control command includes mismatched bits, and filtering the difference values according to an exponential weighting filter to obtain the reception error probability.
5. The method of claim 2, wherein detecting mismatched bits in the received power control commands comprises detecting hard bit errors.
6. The method of claim 2, wherein detecting mismatched bits in the received power control commands comprises detecting soft bit errors.
7. The method of claim 6, wherein mapping the reception error probability to a corresponding command error rate value according to a defined probability-to-command-error-rate mapping function comprises estimating a relative soft bit error and mapping the relative soft bit error to a command error rate.
8. The method of claim 7, further comprising quantizing a distribution of the relative soft bit error using a variance measure, such that mapping the relative soft bit error to a command error rate comprises mapping a quantized relative soft bit error value to a command error rate.
9. The method of claim 1, wherein estimating a command error rate comprises mapping the estimated signal quality to a corresponding command-error-rate value according to a defined received-signal-quality-to-command-error-rate mapping function.
10. The method of claim 1, wherein generating the transmit power control feedback comprises generating feedback transmit power control commands as up or down indicator values based on determining whether the estimated signal quality is below or above the target signal quality.
11. The method of claim 1, wherein estimating a signal quality comprises estimating a signal-to-interference ratio for the power control channel, and wherein the target signal quality comprises a target signal-to-interference ratio.
12. The method of claim 1, wherein estimating a signal quality for the power control channel comprises deriving a signal quality estimate for the power control channel based on a received common pilot channel.
13. The method of claim 12, wherein deriving a signal quality estimate for the power control channel based on a received common pilot channel signal comprises calculating a gain offset between the power control and common pilot channels.
14. The method of claim 13, wherein calculating a gain offset between the power control and common pilot channels comprises calculating the gain offset based on receiver outputs.
15. The method of claim 1, wherein the power control channel comprises a Fractional Dedicated Physical channel (F-DPCH) in a Wideband Code Division Multiple Access (W-CDMA) communication network.
17. The power control circuit of claim 16, wherein the one or more processing circuits comprise a signal quality estimation circuit configured to estimate the signal quality for the power control channel, a command error rate estimation circuit configured to estimate the command error rate for the received power control commands, an outer loop power control circuit configured to adjust the target signal quality, and an inner loop power control circuit configured to generate the transmit power control feedback.
18. The power control circuit of claim 16, wherein the received power control commands nominally comprise matched-bit symbols, and wherein the command error rate estimation circuit is configured to calculate the reception error probability for the received power control commands as a function of detecting mismatched bits in the received power control commands, and to estimate the command error rate by mapping the reception error probability to a corresponding command error rate value according to a defined probability-to-command-error-rate mapping function.
19. The power control circuit of claim 18, wherein the command error rate estimation circuit is configured to implement the defined probability-to-command-error-rate mapping function as a defined polynomial expression or as a data lookup table.
20. The power control circuit of claim 18, wherein the command error rate estimation circuit is configured to calculate the reception error probability by generating a difference value for each received power control command, wherein the difference value is non-zero if the received power control command includes mismatched bits, and filtering the difference values according to an exponential weighting filter to obtain the reception error probability.
21. The power control circuit of claim 18, wherein the command error rate estimation circuit is configured to detect mismatched bits in the received power control commands based on detecting hard bit errors.
22. The power control circuit of claim 18, wherein the command error rate estimation circuit is configured to detect mismatched bits in the received power control commands based on detecting soft bit errors.
23. The power control circuit of claim 22, wherein command error rate estimation circuit is configured to map the reception error probability to a corresponding command error rate value according to a defined probability-to-command-error-rate mapping function based on estimating a relative soft bit error and mapping the relative soft bit error to a command error rate.
24. The power control circuit of claim 23, wherein the command error rate estimation circuit is further configured to quantize a distribution of the relative soft bit error using a variance measure, such that mapping the relative soft bit error to a command error rate comprises mapping a quantized relative soft bit error value to a command error rate.
25. The power control circuit of claim 16, wherein the power control circuit is configured to estimate the command error rate by mapping the estimated signal quality to a corresponding command error rate value according to a defined signal-quality-to-command-error-rate mapping function.
26. The power control circuit of claim 16, wherein the power control circuit is configured to generate the transmit power control feedback as up or down indicator values based on determining whether the estimated signal quality is below or above the target signal quality.
27. The power control circuit of claim 16, wherein the power control circuit is configured to estimate the signal quality as a signal-to-interference ratio for the power control channel, and wherein the target signal quality comprises a target signal-to-interference ratio.
30. The non-transitory computer readable medium of claim 29, wherein the received power control commands nominally comprise matched-bit symbols, and wherein the program instructions to estimate a command error rate comprise program instructions to calculate the reception error probability for the received power control commands as a function of detecting mismatched bits in the received power control commands, and map the reception error probability to a corresponding command error rate value according to a defined probability-to-command-error-rate mapping function.
31. The non-transitory computer readable medium of claim 30, wherein the program instructions to calculate the reception error probability for the received power control commands comprise program instructions to generate a difference value for each received power control command, wherein the difference value is non-zero if the received power control command includes mismatched bits, and filter the difference values according to an exponential weighting filter to obtain the reception error probability.
32. The non-transitory computer readable medium of claim 29, wherein the program instructions to estimate a command error rate comprise program instructions to map the estimated signal quality to a corresponding command-error-rate value according to a defined signal-quality-to-command-error-rate mapping function.
33. The non-transitory computer readable medium of claim 29, wherein the program instructions to estimate a signal quality for the power control channel comprise program instructions to estimate a signal-to-interference ratio for the power control channel, and wherein the target signal quality comprises a target signal-to-interference ratio.
34. The non-transitory computer readable medium of claim 29, wherein the power control channel comprises a Fractional Dedicated Physical channel (F-DPCH) in a Wideband Code Division Multiple Access (W-CDMA) communication network, and wherein the computer program comprises a computer program for generating transmit power control feedback for the F-DPCH.

This application claims priority under 35 U.S.C. §119(e) from U.S. provisional patent application Ser. No. 60/683,203 filed on 20 May 2005. The priority application is expressly incorporated in its entirety by reference herein.

The present invention relates to wireless communication systems, and particularly relates to estimating communication channel error rates.

Error rate estimation serves many purposes in wireless communication systems. As one example, the transmit power control mechanisms widely employed in cellular communication networks based on Code Division Multiple Access (CDMA) use channel error rate as a control variable in their power adjustment algorithms. More particularly, CDMA-based radio base stations generally control the reverse link transmit powers of the mobile stations being supported by them based on transmitting Transmit Power Control (TPC) bits to the mobile stations. Similarly, each mobile station generally controls the forward link transmit power of the radio base station(s) transmitting to it on a dedicated forward link traffic channel by transmitting TPC bits to the radio base station(s).

The transmitted TPC bits generally take on one of two values: a logical “1” or “UP” command to indicate that the remote transmitter should increase its transmit power, and a logical “0” or “DOWN” command to indicate that the remote transmitter should decrease its transmit power. The value of each TPC bit is determined by comparing the received pilot signal with a signal strength target, usually expressed as a Signal-to-Noise Ratio. For a given measurement interval, the receiver compares the received pilot signal strength to the target and transmits a DOWN command if the received pilot signal strength is above the target and transmits an UP command if the received pilot signal strength is below the target. By making the comparison many times per second, the receiver generates a steady stream of TPC bits, thereby keeping the received pilot signal strength at the target. Generally, the transmitter transmitting the pilot signal also transmits one or more traffic channels at defined traffic-to-pilot power ratios, meaning that power control of the pilot signal operates as power control of the associated traffic channel(s).

Such received signal strength processing carries the label “inner loop” power control and, as the name suggests, inner loop power control generally is paired with “outer loop” power control. While the inner loop power control process ensures that the received pilot signal strength is kept at the target, the outer loop power control process ensures that the appropriate target is being used by the inner loop power control.

For example, outer loop power control commonly computes or predicts an error rate for the data being received in association with pilot signal reception and compares that to a defined upper error limit, e.g., 10%. Such error rates usually are expressed as Block Error Rates (BLERs) or Bit Error Rates (BERs). Regardless, if the error rate exceeds the defined upper limit, the outer loop power control adjusts the inner loop's target upward. Conversely, if the error rate falls below a lower limit, e.g., 1%, the outer loop power control adjusts the inner loop's target downward.

Implicit in the above description of outer loop power control is the availability of “coded” data for determining reception error rates—i.e., data that includes or is accompanied by error detection and/or error correction information. Without coded or known data, such as pilot bits, no explicit control variable exists for assessing reception error performance and thus no explicit basis exists for determining the up and down adjustments of the inner loop power control target. The Fractional Dedicated Physical Channel (F-DPCH) recently introduced in the Wideband CDMA (WCDMA) standards includes power control information (e.g., TPC bits), but does not include data with error correction information. Thus, the F-DPCH exemplifies the type of channel that complicates the traditional inner/outer loop power control approach.

In one embodiment taught herein, a method of generating transmit power control feedback for a power control channel comprises receiving power control commands over the power control channel, estimating a signal quality for the power control channel, estimating a command error rate (CER) for the received power control commands, adjusting a target signal quality by comparing the estimated CER to a target CER, and generating transmit power control feedback for the power control channel by comparing the estimated signal quality to a target signal quality. Adjusting the target signal quality may comprise incrementing the target signal quality if the estimated CER exceeds the target CER and decrementing the target signal quality if the estimated CER is below the target CER. Note that, in this and in other embodiments, the estimated and target signal qualities may be, for example, expressed as signal-to-interference ratios (SIRs), where the interference may include impairments such as inter cell interference, intra cell interference, and thermal noise.

The received power control commands in one or more embodiments nominally comprise matched-bit symbols. In such embodiments, one method of estimating a CER for the power control commands comprises calculating a reception error probability for the received power control commands as a function of detecting mismatched bits in the received power control commands, and mapping the reception error probability to a corresponding CER value according to a defined probability-to-CER mapping function. The probability-to-CER mapping function may be implemented using a data lookup table indexed by probability value, for example, or using a polynomial function based on the probability-to-CER mapping curve.

In other embodiments, the power control commands comprise symbols, at least some which include known bits, e.g., reference bits, or the power control commands are interspersed with reference symbols. In such cases, CER estimation may comprise detecting reception errors of the reference bits/symbols.

In still other embodiments, CER estimation comprises mapping the estimated signal quality to a corresponding CER value according to a defined signal-quality-to-CER mapping function. In such embodiments, a wireless communication transceiver may be preconfigured with a target CER, or with a correspondingly mapped signal quality value, or the mapping may be done dynamically to allow for dynamically setting the target CER.

A wireless communication device may implement any of the above embodiments, or variations of them, such as by including an appropriately configured power control circuit. In one embodiment, the power control circuit comprises one or more processing circuits, including a signal quality estimation circuit configured to estimate the signal quality for the power control channel, a CER estimation circuit configured to estimate the CER for the received power control commands, an outer loop power control circuit configured to adjust the target signal quality, and an inner loop power control circuit configured to generate the transmit power control feedback. The outer loop power control circuit and the CER estimation circuit may be omitted in embodiments where the inner loop power control circuit uses a mapped signal quality value as its target signal quality.

Of course, the present invention is not limited to the above features and advantages. Those skilled in the art will appreciate additional features and advantages of the present invention upon reading the following discussion, and upon viewing the accompanying drawings.

FIGS. 1-3 relate to conventional generation of power control feedback for a power control channel that includes error-coding for BER estimation.

FIG. 4 is a logical diagram of an F-DPCH, such as used by WCDMA systems, wherein the power control channel lacks error-coding that otherwise might serve as the basis for error rate estimation for use in generating power control feedback.

FIG. 5 is a graph of a defined signal-quality-to-command-error-rate mapping function, wherein signal quality is expressed in terms of signal-to-interference ratio (SIR).

FIG. 6 is a logic flow diagram illustrating processing logic for one embodiment of generating transmit power control feedback, such as for power control commands received on an F-DPCH in WCDMA systems, based on using a defined SIR-to-CER mapping function, such as the one shown in FIG. 5.

FIG. 7 is a block diagram illustrating one embodiment of a functional circuit arrangement that may be implemented in a power control circuit configured according to the processing logic of FIG. 6.

FIG. 8 is a graph of a defined (reception error) probability-to-CER mapping function.

FIGS. 9 and 10 are logic flow diagrams illustrating processing logic for one embodiment of generating transmit power control feedback, such as for power control commands received on an F-DPCH in WCDMA systems, based on using a defined probability-to-CER mapping function, such as the one shown in FIG. 8.

FIG. 11 is a block diagram illustrating one embodiment of a functional circuit arrangement that may be implemented in a power control circuit configured according to the processing logic of FIGS. 9 and 10.

FIG. 12 is a block diagram illustrating one embodiment of a CER estimation circuit.

FIG. 13 is a block diagram illustrating another embodiment of a CER estimation circuit.

FIG. 14 is a block diagram illustrating another embodiment of a CER estimation circuit.

FIG. 1 illustrates a conventional approach to forward link (FL) and reverse link (RL) transmit power control as adopted in CDMA-based wireless communication networks. A first transceiver 8 (e.g., a radio base station or RBS) transmits FL data and power control commands to a second transceiver 10 (e.g., a mobile station or MS). In turn, the second transceiver 10 transmits RL data and power control commands to the first transceiver 8. Within this framework, the second transceiver 10 adjusts its RL transmit power up and down responsive to the power control commands received by it on the FL from the first transceiver 8. Reciprocally, the first transceiver 8 adjusts its FL transmit power up and down responsive to the power control commands received by it on the RL from the second transceiver 10.

The first transceiver 8 generates the power control commands being sent to the second transceiver 10 on the FL based on whether it is receiving the RL transmissions from the second transceiver 10 above or below a targeted signal quality, usually expressed in dBs. In turn, the second transceiver 10 generates the power control commands being sent to the first transceiver 8 on the RL based on whether it is receiving the FL transmissions from the first transceiver 8 above or below a targeted signal quality. Thus, each transceiver provides the other with power control feedback to ensure that their respective transmissions are received at acceptable signal strengths. FIG. 2 illustrates power control in this manner, wherein the controlled SIR of a received signal is maintained at or about the targeted SIR through the use of power control feedback.

FIG. 3 uses the transceiver 10 as the basis for illustrating further details of the conventional power control approach. As illustrated, the transceiver 10 receives a communication signal—a Dedicated Physical Channel (DPCH) is shown—that includes data (user traffic), pilots, and power control commands. The transceiver 10 uses the received pilot information to estimate properties of the wireless channel, and then decodes the received data using the channel estimates and error correction/detection information included with the data. More particularly, a decoder 12 uses Cyclic Redundancy Check (CRC) or other error coding information to detect received data errors, and an outer loop controller 14 uses that information to measure an error rate for the received data, which may be expressed in a number of ways, such as a Block Error Rate (BLER), a Frame Error Rate (FER), or a Bit Error Rate (BER).

Regardless, an outer loop controller 14 compares the measured error rate to a reference error rate (e.g., a reference or target BLER). If the measured error rate exceeds the target error rate, the outer loop controller 14 adjusts a target SIR upward. Conversely, if the measured error rate is below the same or a different target error rate, the outer loop controller 14 adjusts the target SIR downward. For example, if the measured error rate exceeds ten percent, the outer loop controller 14 adjusts the target SIR upward and if the measured error rate falls below one percent, the outer loop controller 14 adjusts the target SIR downward. Such ongoing adjustment of the target SIR influences the remote transmitter's transmit power because an inner loop controller 18 generates transmit power control commands for the remote transmitter as “up” or “down” values, depending on whether the signal quality, e.g., SIR, is above or below the SIR target.

Two notable points stand out in the context of conventional power control as just described. First, the power control bits sent from the transceiver 8 to the transceiver 10 for controlling the transmit power of the transceiver 10 are included within the data being sent to the transceiver 10. Because the transceiver 10 provides power control feedback to ensure that the transceiver 8 transmits this data at a high-enough power to ensure reliable data reception, the power control information from transceiver 8 is “automatically” sent at a transmit power that ensures reliable reception at the transceiver 10. Second, the entire basis for adjusting the target SIR at the transceiver 10 is whether the measured error rate for the received data is above or below acceptable (targeted) rates. Without the ability to make such measurements, the outer loop controller 14 would have no basis for adjusting the target SIR used by the inner loop controller 18.

With these points in mind, one skilled in the art will recognize the challenges arising in generating power control feedback for received signals that lack error coded or known data that can be used as the basis for determining the received signal's BLER, FER, etc. By way of non-limiting example, FIG. 4 illustrates a Fractional Dedicated Physical Channel (F-DPCH), which is a type of channel defined by the WCDMA standards for conveying power control information to a number of remote transceivers. For example, a base station in a WCDMA network may use an F-DPCH to transmit power control information to a plurality of mobile stations.

Because the transmitted power control information is used to control the reverse link transmit powers of those mobile stations, it is important that the power control information be transmitted at the appropriate power level. However, it is difficult for the mobile stations to determine whether the power control information incoming on the received F-DPCH is being transmitted at a high enough power, because there is no error-coded or known data that can be assessed for an indication of received data error rates. More particularly, as regards the F-DPCH, a given mobile station simply receives incoming power control commands and is left without any clear mechanism for generating power control feedback to ensure that those incoming power control commands—e.g., TPCs—are being transmitted to it by the radio base station at the correct power level.

According to one embodiment of generating power control feedback as taught herein, a communication transceiver—e.g., mobile station, radio base station, etc.—adjusts its transmit power responsive to incoming power control commands received over a power control channel, and generates power control feedback for the remote transmitter that is originating those commands based on estimating a signal quality, such as an SIR, for the power control channel, and generating the transmit power control feedback by comparing the estimated SIR to a target SIR determined by mapping a target CER to a corresponding SIR value according to a defined SIR-to-CER mapping function. That is, the mobile station is programmed with, or dynamically calculates, a target CER representing, for example, the upper limit on tolerable (power control) command error rates. The SIR-to-CER mapping function thus provides the basis for identifying the SIR value corresponding to the target CER. Another embodiment comprises a computer readable medium storing a computer program for generating transmit power control feedback for a power control channel. The computer program comprises: program instructions to receive power control commands over the power control channel; program instructions to estimate a signal quality for the power control channel; and program instructions to generate transmit power control feedback for the power control channel by comparing the estimated signal quality to a target signal quality determined by mapping a target command error rate to a corresponding signal quality value according to a defined signal-quality-to-command-error-rate mapping function.

FIG. 5 illustrates an SIR-to-CER mapping function 20, shown as a logarithmic plot of CER versus SIR. One sees that a given CER, say 10−1 (ten percent), can be directly mapped to a corresponding SIR value. Thus, if the mobile station uses that mapped SIR value as its target SIR for generating transmit power control feedback for the received power control channel, it is generally assured that the CER of the power control commands received over that power control channel will not exceed the target CER value.

FIG. 6 illustrates processing logic for implementing power control based on a “mapped” target SIR, wherein processing begins with setting the target SIR based on a mapped value—i.e., setting the target SIR based on mapping a target CER to the corresponding SIR value according to a defined SIR-to-CER mapping (Step 100). Processing continues with estimating the actual SIR of the received signal, e.g., of the TPC symbol conveyed by the received power control channel (Step 102). Processing continues with a comparison between the estimated SIR and the (mapped) target SIR (Steps 103 and 104). If the estimated SIR is above the target SIR, the power control logic sets its output TPC command as “DOWN” (Step 106). Conversely, if the estimated SIR is below the target SIR, the power control logic sets its output TPC command as “UP” (Step 108). In this manner, the power control logic streams UP and DOWN commands back to the remote transmitter, responsive to determining whether the SIR estimated for the received power control channel is above or below the SIR target set by the SIR-to-CER mapping relationship. By way of further example, the processing logic for implementing power control can be implemented via a computer readable medium storing a computer program for generating the transmit power control feedback for a power control channel. The computer program comprises: program instructions to estimate a signal quality for the power control channel; program instructions to estimate a command error rate for power control commands received on the power control channel according to a mapping function that maps estimated signal quality for the power control channel to command error rates, or maps a reception error probability calculated for power control commands received over the power control channel to command error rates; program instructions to adjust a target signal quality by comparing the estimated command error rate to a target command error rate; and program instructions to generate transmit power control feedback for the power control channel by comparing the estimated signal quality to the target signal quality.

To better understand this processing approach, it may be helpful to provide details in the context of the power control commands incoming to a particular mobile station on an F-DPCH, but this should be understood as a non-limiting example of power control feedback generation as taught herein. The power control commands on an F-DPCH are transmitted as symbols. More particularly, each power control command comprises a two-bit TPC command symbol. Assuming that the mobile station uses some form of RAKE receiver, the received TPC symbol per (RAKE) finger, yf(k), can be modeled as
yf(k)=g(k)hf(k)u(k)+ef(k)  Eq. 1
where u(k) is the transmitted symbol, ef(k) is Gaussian interference, hf(k) is the channel response estimated from the Common Pilot Channel (CPICH) received in association with the F-DPCH, and g(t)>0 is the real gain offset used on the F-PDCH relative to the CPICH. Further, for Eq. 1, note that the expected value and the variance value, respectively, becomes
E(ef)=0  Eq. 2
E(|ef|2)=If  Eq. 3
where If is the interference power per received symbol on finger f of the receiver. Note, too, that with an F-DPCH spreading factor of 256, a relationship between the Gaussian interference ef(k) and the per-symbol Signal-to-Noise Ratio (SIR),

( E s N o ) f ,
for finger f of the receiver can be expressed as

g h f 2 I f = ( E s N o ) f = 256 · ( E c I o ) f Eq . 4
where Es is the received signal energy per symbol, Ec is the received signal per-chip energy, No is the received noise power, and Io is the received interference power.

With the above in mind, a beginning point in the analysis of error rate determination for the F-DPCH begins with noting that two different TPC command symbols are possible, but the underlying symbol modulation is the same for both command symbols. Thus, the TPC command symbols can be expressed as
u=uo·TPC  Eq. 5
where TPCε{−1,1} is the TPC command (where −1 represents a logical down and vice versa) and the base (unsigned) modulation symbol is

u o = ( 1 + i ) 2 Eq . 6

The received TPC commands (i.e., the received TPC symbols) can be estimated using maximum ratio combining as

TPC est = sign ( Re ( u o * f = 1 N f y ^ f h ^ f * I ^ f ) ) Eq . 7
where ĥf and Îf may be estimated from the CPICH. From Eq. 7, one sees that the receiver does not need to know the value of the gain offset g to decode the received TPC symbols; rather, it is enough to know that g>0.

The individual TPC symbol bits, TPCr and TPCi can be estimated as

TPC est , r = Re f = 1 N f y ^ f h ^ f * I ^ f and Eq . 8 TPC est , i = Im f = 1 N f y ^ f h ^ f * I ^ f Eq . 9
Further, both transmitted bits in each TPC symbol are, by definition, equal. Thus, each estimated TPC symbol may be expressed as
TPCest=sign(Re(uo*·(TPCest,r+i·TPCest,i)))  Eq. 10
where both ĥf and Îf are estimated based on the CPICH.

With the above relationships in mind, the SIR of the F-DPCH can be estimated as

E ^ s N ^ o = ( - N f + f = 1 N f y f 2 I ^ f ) Eq . 11
Note that it is possible to use the received signal power |yf|2 directly without computing a channel estimate, because with only one TPC symbol |(ghf)est|=|yf·u*|=|yf|. Also, note that the estimate obtained in Eq. 11 may be improved using both pilot bits on the CPICH and TPC bits. Further, an SIR estimate utilizing the CPICH channel estimate and an estimate of the gain offset g can be obtained as

E ^ s N ^ o = ( - N f + g ^ 2 f = 1 N f h ^ f 2 I ^ f ) Eq . 12
where the estimated gain offset ĝ can be determined by filtering and feed forward of the TPC commands previously transmitted by the mobile station (to the base station). Continuing with the analysis, the estimated gain offset may be calculated as

g ^ ( k ) = α · 10 - 1 · TPC ( k - d ) 10 · g ^ ( k - 1 ) + ( 1 - α ) · u o * Σ f y f ( k ) h ^ f * ( k ) I ^ f ( k ) Σ f h ^ f ( k ) 2 I ^ f ( k ) Eq . 13
where d is a TPC command delay and α is a selected filter constant.

In another embodiment that bases SIR estimation for the F-DPCH on the CPICH, the (RAKE) receiver outputs for the TPC symbol received in the kth slot of the ith frame can be expressed as,
zi(k)=λgi(k)ci(k)ui(k)+ei(k)  Eq. 14
where λ is an initial gain level of the F-DPCH, gi(k) is the gain offset determined by reverse link TPC commands, ci(k) is determined by the net response and combining weights, ui(k) is the TPC symbol value, and ei(k) is the noise sample. Here, the net response accounts for transmitter pulse waveform, radio channel, and received waveform. The analysis assumes that gi(k) follows the reverse link TPC commands (sent by the mobile station) and, as a result, the product of gi(k), ci(k), and ûi(k), namely vi(k)=gi(k)ci(k)ûi(k), is assumed known. To prevent error propagation due to reverse link TPC command reception errors or the base station not following reverse link TPC commands, the gain offset gi(k) can be reset to 1 during the last slot of every F-DPCH frame, i.e., gi(M−1)=1, where M is the number of slots per frame.

Collecting zi(k), vi(k), and ei(k) from all slots in a frame into a vector,
zi=λvi+ei  Eq. 15
The least-squares (LS) estimate of λ based on Eq. 15 can be expressed as

λ ^ ( i ) = Re ( v i H z i ) v i 2 Eq . 16
It can be shown that the estimator in Eq. 16 is also a minimum mean-square error (MMSE) estimator.

According to such estimation, the estimated gain difference {circumflex over (λ)}(i−1) from frame i−1 can be used to produce an SIR estimation, which may be expressed as an estimate of the SIR in each slot in frame i. For example, if RAKE or G-RAKE combining is used, the symbol SIR for the TPC symbol in slot k of frame i is

γ ^ i ( k ) = λ ^ i - 1 2 g i 2 ( k ) w H h h H w w H R w Eq . 17
where w is the combining weight, h is the net response and R is the covariance matrix for the interference from different fingers. Estimates of h and R can be obtained from the CPICH. Note that the power offset between the CPICH and the F-DPCH during the first slot of a frame is folded into λ. Further, note that the expression

w H hh H w w H Rw Eq . 18
corresponds to CPICH symbol SIR. If Generalized RAKE (G-RAKE) combining is used, this simplifies to
{circumflex over (γ)}i(k)={circumflex over (λ)}i-12gi2(k)hHR−1h  Eq. 19
where, again, hHR−1h corresponds to CPICH symbol SIR.

Using the above analytical framework, and returning to the plot of FIG. 5, it will be understood that an additive white Gaussian noise (AWGN) map between the SIR and CER is relatively channel independent, making it possible to directly map the CER target to an SIR target, thereby making conventional outer loop power control superfluous. (Note, too, that the AWGN map obviously is valid for an AWGN channel, but also is a good approximation for other types of channels.) More particularly, assuming that ĥf and Îf are good approximations of hf and If, it may be realized that

TPC est = sign ( TPC + n ) where Eq . 20 n = Re ( u o * · f h f * e f I f g · f h f 2 I f ) Eq . 21
The TPC command error rate (CER) therefore may be expressed as

CER = 1 2 · P ( n > 1 ) = P ( n > 1 ) Eq . 22
and the variance of n (assuming uncorrelated finger noise) is given by

E ( n 2 ) = 1 2 ( g 2 · f h f 2 I f ) = 1 2 · E s / N o Eq . 23

Thus, with Eq. 23, the CER is given as a function of SIR (Es/No), such as is depicted in FIG. 5, and one sees that this functional mapping may be used to identify a target SIR for inner loop power control that corresponds to the desired (target) CER.

FIG. 7 illustrates one embodiment of a wireless communication transceiver 30 that comprises all or part of a wireless communication device or system. By way of non-limiting example, such a device may comprise a mobile station, such as a cellular radiotelephone, or may comprise a wireless pager, a Portable Digital Assistant (PDA), a laptop or palmtop computer, or a communication module therein. In any case, the transceiver 30 is configured to generate transmit power control feedback for a received power control channel (e.g., a received F-DPCH signal) according to the above-described SIR-to-CER mapping.

In more detail, the transceiver 30, which may be a mobile station, includes a power control circuit 32 that includes one or more processing circuits configured to receive power control commands over the power control channel, estimating an SIR for the power control channel, and generating transmit power control feedback for the power control channel by comparing the estimated SIR to a target SIR determined by mapping a target CER to a corresponding SIR value according to a defined SIR-to-CER mapping function. The SIR-to-CER mapping function may be as shown in FIG. 5, and the SIR estimation may be as given by Eq. 11, for example.

It should be understood that the power control circuit 32 may comprise one or more microprocessors, Digital Signal Processors (DSPs), or other types of processing circuits. (More generally, it should be understood that the power control circuit 32 can be implemented in hardware, software, or essentially any combination thereof.) In at least one functional circuit arrangement, the power control circuit 32 comprises a target SIR determining circuit 34, an inner loop controller 36, and an SIR estimation circuit 38. The target SIR determining circuit 34 may comprise a memory lookup circuit that is configured to read a pre-mapped SIR value from memory, or may comprise a functional mapping circuit that is configured to determine the target SIR by mapping a target CER to the corresponding SIR value according to a polynomial function or a table lookup function embodying an SIR-to-CER mapping function.

The inner loop controller 36 thus uses the (mapped) target SIR for comparison to the estimated SIR, and generates power control feedback for the received power control channel in the form of TPC commands, which may be transmitted by a transmitter circuit 40 of the transceiver 30. The SIR estimation circuit 38 provides SIR estimates to the inner loop controller 36 based on carrying out Eq. 11 and/or Eq. 12, for example.

FIG. 8 illustrates another embodiment based on mapping, wherein a probability-to-CER mapping function 42 is shown as a logarithmic plot of CER versus power control command reception error probability P, that is the probability of unequal TPC bits in one TPC symbol. For example, one sees that a CER of ten percent corresponds to a command reception error probability of roughly thirty percent, and a CER of one percent corresponds to a ten percent probability of reception error.

It should be noted that the power control circuit 32 can be configured to detect mismatched bits based on hard bit value comparisons (e.g., +1, −1) or soft bit value comparisons (e.g., +0.99, +0.33). For soft value mismatch detection, for example, the power control circuit 32 can be configured to detect TPC bit mismatch in a received TPC symbol based on evaluating the distance between soft values of the TPC bits. Further, in one or more embodiments, the power control circuit 32 can be configured to estimate the relative soft bit error and map it to CER. The distribution of the relative soft bit error can be quantized using a variance measure (as an intermediate measure) before being mapped into a CER. In another embodiment, the power control circuit 32 can be configured to detect erroneously received power control commands by detecting mismatched bits and counting the mismatch errors.

FIG. 9 illustrates one embodiment of processing logic based on the probability-to-CER mapping function that may be embodied in the power control circuit 32 of the transceiver 30. Processing begins with estimation of the CER based on the determination of the reception error probability for the power control commands received over the power control channel (Step 110). Note, too, in a variation of this embodiment, the CER may be estimated from the estimated SIR, as was detailed in the context of the SIR-to-CER mapping function 20 illustrated in FIG. 5.

Processing continues with a comparison of the estimated CER to a target CER (Step 112), which may be stored in a memory of the transceiver 30 as a pre-configured value, or as a dynamically received or updated value. If the estimated CER is greater than the target CER (Step 114), the power control circuit 32 adjusts the target SIR upward (Step 116). Conversely, if the estimated CER is less than the target CER, or less than a defined fraction of the target CER, the power control circuit 32 adjusts the target SIR downward (Step 118).

It should be understood that variations of this logic are contemplated herein. For example, in addition to using different target CER thresholds for increasing and decreasing the target SIR—e.g., increase the target SIR if the estimated CER>ten percent, decrease target SIR if the estimated CER<one percent—the power control circuit may generate more than two command states. As one example, it may generate TPC commands as UP, DOWN, and HOLD, such that it allows the remote transmitter to hold its current transmit power settings, provided the estimated SIR at the transceiver 30 remains within a range between defined upper and lower target SIRs.

In any case, where FIG. 9 illustrates the outer loop portion of power control, FIG. 10 illustrates the complementary inner loop portion, which may be configured to run concurrently with the outer loop power control process of FIG. 9, but generally at a higher execution frequency. For example, the logic of FIG. 10 may run at 800 Hz or faster, such that a new TPC command is generated by the power control circuit 32 at least every 1.25 ms. In contrast, the outer loop power control adjustment of the target SIR illustrated in FIG. 9 may run every 20 ms, 50 ms, or at some other slower rate.

Regardless of its execution frequency, the power control circuit 32 carries out the inner loop processing logic of FIG. 10 by estimating the signal quality, such as the SIR, for TPC symbols received on the received power control channel for the current time interval (slot, frame, etc.) (Step 120), and comparing the estimated signal quality to the target signal quality (as determined according to the processing logic of FIG. 9) (Step 122). For example, an estimated SIR can be compared to a target SIR. If the estimated SIR is greater than the target SIR (Step 124), the TPC command for the current command interval is generated as a DOWN command (Step 126). Conversely, if the estimated SIR is not greater than the target SIR, the TPC command for the current command interval is generated as an UP command (Step 128) to cause the remote transmitter to incrementally increase the transmit power allocated to transmission of the power control channel received at the transceiver 30. Of course, as noted above, additional command states, such as HOLD, may be implemented in some embodiments.

FIG. 11 illustrates an embodiment of the power control circuit 32 that is configured to carry out the processing logic of FIGS. 9 and 10, or variations of that logic. In the illustrated embodiment, the power control circuit 32 comprises an SIR estimation circuit 50, a CER estimation circuit 52, an outer loop controller 54, and an inner loop controller 56.

The CER estimation circuit 52 can be configured to base its CER estimation on the knowledge that both TPC command bits of the power control commands incoming on the received power control channel are equal. (Note that this condition holds true for the two-bit power control command symbols defined by the WCDMA standards for power control over an F-DPCH, but may not be true in other instances, in which case other bases for CER estimation can be used.)

With knowledge that the two bits of each received power control command are by definition equal, the probability that a command with unequal bits will be received can be converted to a CER estimate according to the probability-to-CER function 42 illustrated in FIG. 8. This approach is based on the realization that the relationship between the probability of receiving unequal command bits and the CER is relatively channel independent.

Assuming that the noise on the two estimated soft TPC bits in a given received power control command is uncorrelated, then the probability that the two estimated hard bits are unequal, TPCr, TPCiε{1, −1} is given by

ζ = P ( TPC r TPC i ) = SIR π x 1 = - 0 - ( x 1 - 1 ) · SIR 2 x 1 · x 2 = 0 - ( x 2 - 1 ) · SIR 2 x 2 Eq . 24
where SIR=Eb/No is the SIR of the estimated TPC bits, and where the variables x1 and x2 represent received TPC bits in a given power control command when the transmitted bits of that command are both equal to one. The CER is thus given by

CER = SIR 2 π x 1 = - 0 x 2 = - - x 1 - ( x 1 + x 2 - 2 ) · SIR 2 x 1 x 2 Eq . 25
A suitable polynomial approximation of the probability-to-CER mapping function 42, for the interval illustrated in FIG. 8, is given as
CERest=2.31·ζ3+0.141·ζ−4.91·10−3  Eq. 26
where the command reception error probability for unequal TPC bits can be estimated as

ζ ^ k = α · ζ ^ k - 1 + ( 1 - α ) 1 2 TPC r - TPC i Eq . 27
and where αε[0,1] is a filter constant (for an exponential weighting filter). For WCDMA applications, a suitable value is α=0.99 corresponding to a time constant of 100 slots, which complements the expected occurrence of between ten and thirty reception errors (unequal TPC command bits) during this time constant. That frequency of reception error occurrence generally should be enough for good CER estimation performance.

FIG. 12 illustrates a complementary embodiment of the CER estimation circuit 52, which comprises a comparing unit 60, a filter 62, and a mapping unit 64. The comparing unit 60 compares the bits of incoming TPC commands to detect the (erroneous) reception of unequal bits, and provides a “1” to the filter 62 if the bits of a given received TPC command are unequal, and provides a “0” otherwise. In turn, the filter 62 filters this 1/0 output from the comparing unit 60, and provides the filtered output (e.g., Eq. 27) to the mapping unit 64. The mapping unit 64 uses the filtered output to estimate the CER of the received power control channel according to, for example, Eq. 26.

FIG. 13 illustrates another embodiment of the CER estimation circuit 52 that uses an SIR-to-CER mapping. Thus, the illustrated embodiment of the CER estimation circuit 52 comprises (or is associated with) an SIR estimation circuit 66, which uses the received TPC commands and estimates of hf and If as obtained from the CPICH to generate an SIR estimate for the received power control channel. A mapping unit 68 uses the SIR estimate to identify the corresponding CER value according to, for example, the mapping function 20 illustrated in FIG. 5.

FIG. 14 illustrates yet another embodiment, which is based on the transmission of known TPC bit values over the power control channel, such that the power control circuit 32 can use its a priori knowledge of the known bits. For such embodiments, the CER estimation circuit 52 may comprise a switch control circuit 70 (to control the illustrated switch 71), a comparing unit 72, and a BER estimator 74. In operation, the control circuit 70 uses the slot number value to distinguish between TPC command bits and the known reference bits and it uses that information to control the switch 71, which determines whether the comparing unit 72 is provided with the current bit(s) as command or reference bits—i.e., the comparing unit 72 may be configured to compare the transmitted bits (as received) with the expected value of those bits.

For reference bits, the comparing unit 72 determines whether the reference bit was received with its appropriate value, and provides an indication as such to the BER estimator 74, which maintains an estimate of bit error rate for the received power control channel. The BER estimate may be used as the CER estimate for outer loop power control by the power control circuit 32.

In one embodiment of this approach, reference symbols are transmitted over the power control channel at non-TPC command positions. Doing so changes the standardized command transmission scheme defined for the F-DPCH, and further reduces the number of transmission slots available on the F-DPCH for power controlling different mobile stations.

As such, in one embodiment, TPC bits in predefined slots of each frame have predefined values, which are known to the transceiver 30. These predefined TPC bits serve as reference bits, making it possible for the power control circuit 32 to estimate a BER/CER directly, based on detection of bit errors. In such contexts, one symbol per frame with known bits may be sufficient for accurate BER estimation, because that rate is roughly the rate at which block error flags are received for BER estimation in conventional outer loop power control based on DPCHs. However, it should be noted that more than one known bit per frame can be used to increase the outer loop control rate and/or to improve the BER/CER estimation process.

As another point of improvement, the known bits can be transmitted symmetrically. That is, the known bits transmitted over the power control channel can comprise a balanced mix of UP and DOWN commands, such that the transmission of known TPC commands as reference bits does not bias the actual power control up or down—i.e., the known bits average out to zero. For example, one might use an even number of known symbols (slots) in each frame, and make half of them UP commands and half of them DOWN commands.

Such an idea also may be applied at the bit level by letting each reference symbol have the bit sequence {1,−1} or {−1, 1}. These bit pairings would, with equal probability, be interpreted as UP commands or DOWN commands. The allowed number of reference symbols during a frame will, in this case, not be limited to an even number.

In yet another alternative embodiment, the device or system transmitting the power control channel to the transceiver 30 may include a known (reference) bit and a command (TPC) bit in selected ones of the transmitted symbols. That is, for at least some of the symbols transmitted on the power control channel, one bit represents a power control command, and one bit represents a reference bit known a priori at the transceiver 30. With such embodiments, there generally should be an even number of slots divided in this way and an equal number of reference bits with the values 1 and −1.

Broadly, then, the present invention as taught herein comprises the generation of power control feedback for a received communication signal that does not include error-coded data that otherwise could be used for determining a BER/CER as the basis for controlling the generating of the power control feedback. Thus, in one or more embodiments, the power control feedback is implemented by setting the inner loop SIR target as the SIR value determined by an SIR-to-CER mapping function. Such embodiments effectively eliminate the outer loop power control, because the inner loop target is mapped directly from a desired target CER. Other embodiments use inner and outer loop power control, but estimate the CER for the received power control channel based on determining a reception error probability for the received power control commands and mapping that probability to a CER estimate according to a defined probability-to-CER mapping function—a variation on this embodiment uses SIR-to-CER mapping. In still other embodiments, the power control channel includes reference bits, and these are used to determine BER/CER estimates for the received power control channel, which are then used to adjust the inner loop target.

Therefore, it should be understood that the present invention is capable of a number of implementation variations and is not limited by the foregoing discussion, or by the accompanying drawings. Rather, the present invention is limited only by the following claims and their legal equivalents.

Andersson, Lennart, Wang, Yi-Pin Eric, Bottomley, Gregory E

Patent Priority Assignee Title
8095168, Feb 26 2008 InterDigital Technology Corporation Method and apparatus for performing closed-loop transmit power control for fractional dedicated physical channel
8230273, Mar 06 2009 Fujitsu Limited Wireless communication apparatus
8730989, Feb 11 2011 INTERDIGITAL PATENT HOLDINGS INC Method and apparatus for closed loop transmit diversity transmission initial access
8830918, Mar 16 2009 InterDigital Patent Holdings, Inc Method and apparatus for performing uplink transmit diversity
8874158, Jun 23 2009 Alcatel Lucent Station comprising at least two transmit antennas, and a method of transmitting therefrom
8965440, May 31 2005 RPX Corporation Method of estimating a current channel condition in a wireless communications network
9209884, Feb 11 2011 Interdigital Patent Holdings, Inc. Method and apparatus for closed loop transmit diversity transmission initial access
9918337, Mar 16 2009 Interdigital Patent Holdings, Inc. Method and apparatus for performing uplink transmit diversity
Patent Priority Assignee Title
6085106, Jul 29 1997 Nortel Networks Limited Forward link power control in a cellular radiotelephone system
6760320, Apr 12 1999 WSOU Investments, LLC Channel adaptive fast power control in CDMA
6760598, May 01 2002 NOKIA SOLUTIONS AND NETWORKS OY Method, device and system for power control step size selection based on received signal quality
6876867, Mar 31 1995 Qualcomm Incorporated Method and apparatus for performing fast power control in a mobile communication system
7116978, Nov 27 1999 KONINKLIJKE PHILIPS N V Method for conformance testing of radio communication equipment
7170866, Dec 08 1999 Cellco Partnership Quality of service enhancements for wireless communications systems
7184791, Sep 23 2002 TELEFONAKTIEBOLAGET L M ERICSSON PUBL Methods, receivers, and computer program products for determining transmission power control commands using biased interpretation
7236515, Nov 19 2001 Sprint Spectrum L.P. Forward link time delay for distributed antenna system
7336751, Nov 30 2001 Fujitsu Limited Power control circuit and radio transmission apparatus
7522561, Jan 17 2001 Fujitsu Limited Outer-loop power control device and method thereof
20010030955,
20020115462,
20030076799,
20030092447,
20040005906,
20040209636,
20040213332,
20050036538,
20050043051,
20060007989,
20060246937,
20060262840,
20070218935,
////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Dec 07 2005Telefonaktiebolaget LM Ericsson (publ)(assignment on the face of the patent)
Jan 27 2006WANG, YI-PIN ERICTELEFONAKTIEBOLAGET LM ERICSSON PUBL ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0171800845 pdf
Jan 27 2006BOTTOMLEY, GREGORY E TELEFONAKTIEBOLAGET LM ERICSSON PUBL ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0171800845 pdf
Feb 02 2006ANDERSSON, LENNARTTELEFONAKTIEBOLAGET LM ERICSSON PUBL ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0171800845 pdf
Date Maintenance Fee Events
Sep 29 2014M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Oct 01 2018M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Nov 14 2022REM: Maintenance Fee Reminder Mailed.
May 01 2023EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Mar 29 20144 years fee payment window open
Sep 29 20146 months grace period start (w surcharge)
Mar 29 2015patent expiry (for year 4)
Mar 29 20172 years to revive unintentionally abandoned end. (for year 4)
Mar 29 20188 years fee payment window open
Sep 29 20186 months grace period start (w surcharge)
Mar 29 2019patent expiry (for year 8)
Mar 29 20212 years to revive unintentionally abandoned end. (for year 8)
Mar 29 202212 years fee payment window open
Sep 29 20226 months grace period start (w surcharge)
Mar 29 2023patent expiry (for year 12)
Mar 29 20252 years to revive unintentionally abandoned end. (for year 12)