Embodiments of the present disclosure provide stress optimization during manufacturing of dual embedded epitaxially grown (EPI) semiconductor structures using just two masks, such as nFET and pFET open for embedded epitaxial using SiC and SiGe, and separated halo implantation masks for both horizontal and vertical PC
|
1. A method of manufacturing dual embedded epitaxially grown semiconductor transistors, the method comprising:
depositing a first elongated oxide spacer over first and second transistors of different types, each having a nitride cap formed thereon;
depositing a first elongated nitride spacer on the first oxide spacer;
depositing a first photoresist block on the nitride spacer above the first transistor;
etching the first nitride spacer above the second transistor;
implanting a first halo around the second transistor;
etching a first recess in an outer portion of the first halo;
stripping the first photoresist above the first transistor;
forming a first epitaxially grown semiconductor material in the first recess;
implanting a first extension in a top portion of the first material;
depositing an elongated blocking oxide over the first and second transistors and first extension;
depositing a second photoresist block on the blocking oxide above the second transistor and first extension;
etching the blocking oxide and first nitride spacer above the first transistor;
implanting a second halo around the first transistor;
etching a second recess in an outer portion of the second halo;
stripping the second photoresist above the second transistor;
forming a second epitaxially grown semiconductor material in the second recess;
implanting a second extension in a top portion of the second material;
etching the blocking oxide above the second transistor;
etching the nitride caps from the first and second transistors;
depositing a second elongated oxide spacer on the first and second transistors;
depositing a second elongated nitride spacer on the second oxide spacer;
etching the second nitride spacer to leave nitride sidewalls around gates of the first and second transistors; and
implanting deep sources and drains in the first and second transistors.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
8. The method of
9. The method of
10. The method of
11. The method of
12. The method of
13. The method of
14. The method of
15. The method of
16. The method of
17. The method of
18. The method of
19. The method of
20. The method of
21. The method of
22. The method of
23. The method of
24. The method of
25. The method of
26. The method of
27. The method of
|
The present disclosure generally relates to semiconductor integrated circuits. More particularly, the present disclosure relates to the optimization of stress in dual embedded epitaxially grown semiconductor structures.
These and other issues are addressed by methods for stress optimization in dual embedded epitaxially grown (EPI) structures of semiconductor devices. Exemplary embodiments are provided.
An exemplary embodiment method for manufacturing dual embedded epitaxially grown semiconductor transistors includes depositing a first elongated oxide spacer over first and second transistors of different types, depositing a first elongated nitride spacer on the first oxide spacer, depositing a first photoresist block on the nitride spacer above the first transistor, etching the first nitride spacer above the second transistor, implanting a first halo around the second transistor, etching a first recess in an outer portion of the first halo, stripping the first photoresist above the first transistor, forming a first epitaxially grown semiconductor material in the first recess, implanting a first extension in a top portion of the first material, depositing an elongated blocking oxide over the first and second transistors and first extension, depositing a second photoresist block on the blocking oxide above the second transistor and first extension, etching the blocking oxide and first nitride spacer above the first transistor, implanting a second halo around the first transistor, etching a second recess in an outer portion of the second halo, stripping the second photoresist above the second transistor, forming a second epitaxially grown semiconductor material in the second recess, implanting a second extension in a top portion of the second material, etching the blocking oxide above the second transistor, etching nitride caps from the first and second transistors, depositing a second elongated oxide spacer on the first and second transistors, depositing a second elongated nitride spacer on the second oxide spacer, etching the second nitride spacer to leave nitride sidewalls around gates of the first and second transistors, and implanting deep sources and drains in the first and second transistors.
The present disclosure will be further understood from the following description of exemplary embodiments, which is to be read in connection with the accompanying drawings.
The present disclosure provides methods for stress optimization in dual embedded epitaxially grown (EPI) structures of semiconductor devices in accordance with the following exemplary figures, in which:
Exemplary methods are provided for stress optimization in dual embedded epitaxially grown (EPI) structures of complementary metal-oxide semiconductor (CMOS) devices. Silicon-Carbide (SiC) exhibits tensile stress. Silicon-Germanium (SiGe) exhibits compressive stress when on Silicon (Si). Although previous methods typically used up to six masks for processing dual embedded EPI structures, embodiments of the present disclosure use just two masks.
In an exemplary embodiment, halo implantation is performed early, before Si recessing. Just one mask is used for negative channel field effect transistors (nFET), and just one mask is used for positive channel field effect transistors (pFET). Dual halo implantations may be performed instead of quad halo implantations, and stress relaxation uses the two masks. Extension implantation uses a blanket without any additional mask. This is possible since the same dopants are used for nFET and for pFET, and they are to be recessed. For a pFET, arsenic (As) may be used for the halo, and boron and/or boron difluoride (B/BF2) may be used for the extension. For an nFET, B/BF2 may be used for the halo, and As may be used for the extension. A thick oxide may be used, such as about 500 Angstroms thick, so no additional mask is required. Here, the halo is high energy, such as about 50 KEV, and the extension is low energy, such as about 8 KEV. In a pFET channel, compression helps mobility. In an nFET channel, tension helps mobility.
As shown in
Turning to
Turning now to
As shown in
Turning to
Turning now to
As shown in
Turning to
Turning now to
As shown in
Turning to
Turning now to
As shown in
Turning to
Turning now to
As shown in
Turning to
Turning now to
As shown in
Turning to
Turning now to
As shown in
Turning to
In operation, embodiments of the present disclosure provide stress optimization during manufacturing of dual embedded epitaxially grown (EPI) semiconductor structures. Such embodiments use just two masks, which is a cost-effective improvement over the typical six masks. The halo implantations are performed early in the process, and prior to recessing the silicon. Further, a blanket extension implantation is possible since the same dopants are used, and one of the nFET or pFET is to be recessed after extension implantation of the other.
Typically, embedded epitaxial uniaxial channel stress engineering may use complicated processing to prevent stress relaxation following halo implantation. Such processing may separate one quad halo step into two dual tr54halo steps for vertical and horizontal transistors. Unfortunately, such typical methods can add additional lithography process steps and increase costs.
Embodiments of the present disclosure use an optimized integration scheme that can save four lithography process steps and related masks. Typical processing uses a total of six (6) masks, such as nFET and pFET open for embedded epitaxial using SiC and SiGe, and separated halo implantation masks for both horizontal and vertical PC. In contrast, embodiments of the present disclosure merge these steps together into nFET and pFET open mask for embedded epitaxial, so such embodiments only need two (2) masks for nFET and pFET.
For example, the mask set for typical processes might include (1) a pFET open mask, (2) a horizontal pFET halo implantation mask, (3) a vertical pFET halo implantation mask, (4) an nFET open mask, (5) a horizontal nFET halo implantation mask, and (6) a vertical nFET halo implantation mask. In contrast, embodiments of the present disclosure use a mask set with just two masks, including (1) a pFET open mask and (2) an nFET open mask.
In exemplary embodiments, quad halo implantation is accomplished by using the open masks. In addition, halo implantation and cavity recessing is merged into one lithography process.
Although illustrative embodiments have been described herein with reference to the accompanying drawings, it is to be understood that the present disclosure is not limited to those precise embodiments, and that various other changes and modifications may be effected therein by those of ordinary skill in the pertinent art without departing from the scope or spirit of the present disclosure. such changes and modifications are intended to be included within the scope of the present disclosure as set forth in the appended claims.
Yang, Jong Ho, Lai, Chung Woh, Han, Jin-Ping, Utomo, Henry
Patent | Priority | Assignee | Title |
8247279, | Sep 26 2008 | Kabushiki Kaisha Toshiba | Method of fabricating semiconductor device using epitaxial growth inhibiting layers |
8685816, | Jun 11 2012 | GLOBALFOUNDRIES U S INC | Methods of forming semiconductor devices by forming semiconductor channel region materials prior to forming isolation structures |
9385191, | Nov 20 2014 | United Microelectronics Corporation | FINFET structure |
9502413, | Jun 04 2013 | Samsung Electronics Co., Ltd. | Semiconductor devices including raised source/drain stressors and methods of manufacturing the same |
Patent | Priority | Assignee | Title |
7282415, | Mar 29 2005 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method for making a semiconductor device with strain enhancement |
7402496, | Sep 11 2006 | United Microelectronics Corp. | Complementary metal-oxide-semiconductor device and fabricating method thereof |
20050082616, | |||
20080251851, | |||
20100197092, | |||
KR1020070096507, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 05 2009 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / | |||
Feb 05 2009 | International Business Machines Corporation | (assignment on the face of the patent) | / | |||
Feb 05 2009 | Chartered Semiconductor Manufacturing Ltd. | (assignment on the face of the patent) | / | |||
Feb 05 2009 | Infineon Technologies AG | (assignment on the face of the patent) | / | |||
Apr 28 2009 | LAI, CHUNG WHO | Infineon North | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | YANG, JONG HO | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | HAN, JIN-PING | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | UTOMO, HENRY K | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | LAI, CHUNG WHO | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | YANG, JONG HO | Chartered Semiconductor Manufacturing LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | HAN, JIN-PING | Chartered Semiconductor Manufacturing LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | UTOMO, HENRY K | Chartered Semiconductor Manufacturing LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | LAI, CHUNG WHO | Chartered Semiconductor Manufacturing LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | UTOMO, HENRY K | Infineon North | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | HAN, JIN-PING | Infineon North | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | YANG, JONG HO | Infineon North | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | LAI, CHUNG WHO | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | UTOMO, HENRY K | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | HAN, JIN-PING | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Apr 28 2009 | YANG, JONG HO | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022633 | /0352 | |
Jan 22 2010 | Chartered Semiconductor Manufacturing LTD | CHARTERED SEMICONDUCTOR MANUFACTURING PTE LTD | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 054452 | /0378 | |
Jan 22 2010 | CHARTERED SEMICONDUCTOR MANUFACTURING PTE LTD | GLOBALFOUNDRIES SINGAPORE PTE LTD | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 054476 | /0121 | |
Apr 08 2010 | HAN, JIN-PING | Infineon Technologies North America Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024414 | /0076 | |
May 20 2010 | Infineon Technologies North America Corp | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024416 | /0366 | |
Jun 29 2015 | International Business Machines Corporation | GLOBALFOUNDRIES U S 2 LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036550 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S 2 LLC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S INC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Nov 27 2018 | GLOBALFOUNDRIES Inc | WILMINGTON TRUST, NATIONAL ASSOCIATION | SECURITY AGREEMENT | 049490 | /0001 | |
Apr 10 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054482 | /0424 | |
May 15 2020 | GLOBALFOUNDRIES Inc | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054482 | /0767 | |
May 15 2020 | GLOBALFOUNDRIES SINGAPORE PTE LTD | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054482 | /0767 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054636 | /0001 |
Date | Maintenance Fee Events |
Jun 07 2011 | ASPN: Payor Number Assigned. |
Oct 23 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Oct 18 2018 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Oct 19 2022 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
May 03 2014 | 4 years fee payment window open |
Nov 03 2014 | 6 months grace period start (w surcharge) |
May 03 2015 | patent expiry (for year 4) |
May 03 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 03 2018 | 8 years fee payment window open |
Nov 03 2018 | 6 months grace period start (w surcharge) |
May 03 2019 | patent expiry (for year 8) |
May 03 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 03 2022 | 12 years fee payment window open |
Nov 03 2022 | 6 months grace period start (w surcharge) |
May 03 2023 | patent expiry (for year 12) |
May 03 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |