Disclosed is a semiconductor device which includes a substrate having an air layer or void therein, an interlayer dielectric film above the substrate, and a metal wiring having a spiral structure on the interlayer dielectric film corresponding to or over the air layer. The semiconductor device exhibits reduced parasitic capacitance between the metal wiring (used as an inductor) and the substrate, thereby improving a self-resonance frequency as well as an applicable frequency band of the inductor.
|
1. A method for fabricating a semiconductor device, comprising:
forming an ion implantation region in a substrate;
heating the substrate to change the ion implantation region into a sacrificial layer;
forming a plurality of trenches in the substrate to expose the sacrificial layer;
removing the sacrificial layer through or exposed by the trenches to generate a space or void inside the substrate;
oxidizing the substrate to form an oxide film along an inner wall of the internal space; and
forming a metal wiring on an uppermost surface of the substrate having the oxide film thereon.
2. The method according to
3. The method according to
5. The method according to
6. The method according to
9. The method according to
10. The method according to
11. The method according to
forming a hard mask on the substrate; and
etching the substrate using the hard mask as an etching mask to expose the sacrificial layer, so as to form the trenches.
|
This application claims the benefit of Korean Patent Application No. 10-2008-0122793, filed on Dec. 4, 2008, which is hereby incorporated by reference as if fully set forth herein.
1. Field of the Invention
Exemplary embodiments of the present invention relate to a semiconductor device and a method for fabrication thereof.
2. Discussion of the Related Art
With development of micro-processing technologies, complementary metal-oxide semiconductor (“CMOS”) technologies with improved frequency characteristics have been proposed. Applying semiconductor processing techniques makes fabrication of chips economically feasible. In particular, since immediate frequency (“IF”) circuits and digital circuits can also be integrated into a chip, a System on Chip (“SOC”) process is increasingly attracting attention as an appropriate technology for fabrication of single chips in the related art.
An RF-CMOS or bipolar/BiCMOS device includes an RF MOSFET, an inductor, a varactor, a metal-insulator-metal (MIM) capacitor and a resistor as major components. Here, the inductor is a single device occupying the greatest space in a chip and may be limited with regard to high frequency characteristics due to parasitic capacitance and resistance caused by an internal structure and/or constructional material thereof.
Referring to
As such, the inductor 10 with a spiral structure may encounter a problem of reduced self-resonance frequency caused by parasitic capacitance generated between two metal parts 13 (d1) and/or between the metal part 13 and the substrate 11 (d2). When a frequency of a signal applied to the inductor increases, a cross-point (or an intersection) may be present at a position where inductance and capacitance are switched from each other and such a cross-point is referred to as “self-resonance frequency.”
For the spiral form inductor 10, when the inductance rises, the device structure is enlarged and a parasitic capacitance of the inductor is increased which in turn decreases the self-resonance frequency. Accordingly, an applicable frequency band of the inductor 10 may be reduced.
Accordingly, exemplary embodiments of the present invention are directed to solving the above conventional problem, and provide an inductor capable of reducing parasitic capacitance between a metal part used as an inductor line and a substrate, and a method for manufacturing the same.
According to an exemplary embodiment of the present invention, there is provided a semiconductor device which includes a substrate having an air layer (or void) therein, a dielectric film above the substrate, and a metal wiring on the dielectric film, over or corresponding to the air layer or void.
According to another exemplary embodiment of the present invention, there is also provided a method for fabricating a semiconductor device, including forming an ion implantation region in a substrate; heating the substrate to change the ion implantation region into a sacrificial layer; forming a plurality of trenches in the substrate to expose the sacrificial layer; removing the sacrificial film exposed by or through the trenches to generate a space or void inside the substrate; oxidizing the substrate to form an oxide film along an inner wall of the space or void; and forming a metal wiring on the oxide film.
The semiconductor device according to exemplary embodiments of the present invention has a substrate with a space or void generated therein, plural trenches in the substrate in communication with the space or void, an oxide film along an inner wall of the space or void and as an internal space or sidewall of each trench, a dielectric film covering the trenches, and an inductor on the dielectric film, corresponding to or over an air layer (i.e., the space or void) in the substrate.
The method for fabricating a semiconductor device according to exemplary embodiments of the present invention includes selectively implanting oxygen ions into a substrate to form an ion implantation region a predetermined distance below a surface of the substrate; heating the substrate to change the ion implantation region into a silicon oxide film or layer; forming a plurality of trenches in the substrate to partially expose the silicon oxide film or layer; removing the silicon oxide film or layer exposed by or through the trenches to generate a space or void inside the substrate; oxidizing the substrate to form an oxide film along a lateral wall of each trench; and forming an inductor line on an uppermost surface of the substrate. Multiple ion implantation regions can be formed at a constant interval from each other.
As is apparent from the above disclosure, the semiconductor device according to exemplary embodiments of the present invention exhibits reduced parasitic capacitance between an inductor and the substrate, thus considerably increasing the self-resonance frequency as well as the applicable frequency band of the inductor.
In addition, owing to reduced parasitic capacitance, performance of the inductor at a specific frequency band may be enhanced, thereby favorably providing or embodying the inductor with a high Q factor and improving quality of an inductor used at a specific frequency band.
It is to be understood that both the foregoing general description and the following detailed description of the present invention are exemplary and explanatory and are intended to concretely describe the invention as claimed.
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this application, illustrate embodiment(s) of the invention and together with the description serve to explain the principle(s) of the invention. In the drawings:
Hereinafter, a semiconductor device and a process for manufacturing the same will be described in detail from the following description with reference to exemplary embodiments, taken in conjunction with the accompanying drawings. Hereinafter, “first,” “second,” etc. are used to distinguish individual components without restriction thereof and mean that at least two components are provided. Accordingly, if “first,” “second,” etc. are mentioned, it is clearly understood that a plurality of components are provided in the foregoing semiconductor device and respective components are selectively used or mutually exchangeable. In addition, a size (dimension) of each component shown in the figures is enlarged for more detailed understanding of the invention and a ratio of sizes between components shown in the figures may be different from a ratio of actual sizes between the same components. All of the components shown in the figures need not either be included in the present invention or restricted. That is, some components (excluding components essential for one or more technical configurations of the invention) may be added or deleted from the invention. With respect to description of the exemplary embodiments of the present invention, when each layer(film), region, pad, pattern or structural component is formed “on/above/over/upper” or “down/below/under/lower” a substrate or another layer(film), region, pad, pattern or structural component, this is construed such that a layer(film), region, pad, pattern or structural component directly comes into contact with another layer(film), region, pad, pattern or structural component or, otherwise, includes additional layers(films), regions, pads, patterns or structural components interposed therebetween. Accordingly, the foregoing meanings are duly determined in view of technical spirits of the present invention.
According to exemplary embodiments of the present invention, an inductor may be embodied in a chip together with a semiconductor device. Examples of such a semiconductor device include a CMOS device, an NMOS device, a PMOS device, and the like.
Referring now to
Referring to
Referring to
Referring to
In a plan view, the trenches 130 may be formed in a straight pattern or zig-zag pattern. In addition, the trenches 130 may form a checkered pattern. The trenches 130 may take a variety of forms or have irregular patterns with different shapes. Moreover, trenches with extended length may be formed around the inductor and, in this case, the silicon oxide film may be easily removed.
Each trench 130 reaches the silicon oxide film 110 inside the silicon substrate 100. The silicon oxide film 110 is exposed at a bottom of the trench 130. The trench may be formed to pass into or through the silicon oxide film 110.
Referring to
After completely removing the silicon oxide film 110, the space or void 115 remains at portions of the silicon substrate 100 from which the silicon oxide film 110 has been removed. Accordingly, the trenches 130 in the silicon substrate 100 communicate with the space or void 115 at the bottom of the trenches 130. Thus, an air layer is formed or generated in the space or void 115. That is, the space or void 115 is connected to the outside through the trench 130. In further embodiments, plural spaces 115 may be formed at constant intervals from one another. Such plural spaces may be formed in adjacent die in a wafer, or in the same die.
Afterward, both the first oxide film 121 and the nitride film 122 on the silicon substrate 100 are removed. The first oxide film 121 may be removed during removal of the silicon oxide film conducted beforehand. The nitride film 122 present on the first oxide film 121 may also be eliminated by a lift-off process when the first oxide film 121 is removed. Alternatively, both the first oxide film 121 and the nitride film 122 may be eliminated immediately after the oxygen ion implantation process.
Referring to
As a result, the trench 130 is filled by a thermal oxide, and further thermal oxidation is not conducted within the space or void 115, thus generating an air layer 115-1. Owing to the second oxide film 140 in the trench 130, the space or void 115 forms an air layer 115-1 shielded or isolated from outside.
Referring to
Referring to
As is apparent from the above disclosure, a semiconductor device fabricated according to exemplary embodiments of the present invention has an inductor on a substrate 100 having an air layer 115-1 therein, so as to reduce parasitic capacitance between the inductor and the substrate. In addition, because of the reduced parasitic capacitance, the inductor may have an improved self-resonance frequency and an increased applicable frequency band.
Moreover, since the reduction of the parasitic capacitance improves inductor performance at a specific frequency band, an inductor with a high Q factor may be formed or embodied, and the quality or qualities of an inductor at a specific frequency band may be favorably enhanced.
Although exemplary embodiments of the present invention have been described, it will be apparent to those skilled in the art that the present invention is not limited to the exemplary embodiments and accompanying drawings described above but may cover substitutions, variations and/or modifications thereof without departing from the scope of the invention defined in the appended claims.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6859129, | Aug 20 2002 | Asia Pacific Microsystems | Three-dimensional integrated adjustable inductor, its module and fabrication method of the same |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 24 2009 | KIM, NAM JOO | DONGBU HITEK CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023575 | /0511 | |
Nov 27 2009 | Dongbu Hitek Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jul 22 2011 | ASPN: Payor Number Assigned. |
Dec 19 2014 | REM: Maintenance Fee Reminder Mailed. |
May 10 2015 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
May 10 2014 | 4 years fee payment window open |
Nov 10 2014 | 6 months grace period start (w surcharge) |
May 10 2015 | patent expiry (for year 4) |
May 10 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 10 2018 | 8 years fee payment window open |
Nov 10 2018 | 6 months grace period start (w surcharge) |
May 10 2019 | patent expiry (for year 8) |
May 10 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 10 2022 | 12 years fee payment window open |
Nov 10 2022 | 6 months grace period start (w surcharge) |
May 10 2023 | patent expiry (for year 12) |
May 10 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |