An apparatus is provided. The apparatus comprises an error amplifier that amplifies the difference between a reference voltage and a feedback voltage, a first variable impedance circuit coupled to the error amplifier that receives a control voltage from the error amplifier, a charge pump coupled to the variable impedance that receives an input voltage from the variable impedance, and a miller compensator coupled to the charge pump and to the first variable impedance circuit. The miller compensator receives the output voltage and output current from the charge pump. It also outputs the feedback voltage, adjusts the control voltage, and has a zero-pole that is proportional to a power of the output current of the charge pump.

Patent
   7965067
Priority
Oct 31 2008
Filed
Oct 31 2008
Issued
Jun 21 2011
Expiry
Mar 13 2029
Extension
133 days
Assg.orig
Entity
Large
18
10
all paid
7. An apparatus comprising:
a supply voltage;
an error amplifier that amplifies the difference between a reference voltage and a feedback voltage;
a first fet coupled to supply voltage at its drain and coupled to the error amplifier at its gate, wherein the first fet receives a control voltage from the error amplifier;
a charge pump coupled at the source of the first fet, wherein the charge pump receives an input voltage from the first fet, and wherein the charge pump outputs an output voltage and an output current; and
a miller compensator having a zero-pole that is proportional to a power of the output current, wherein the miller compensator includes:
a second fet coupled to the supply voltage at its drain and the error amplifier at its gate, wherein the second fet senses the current through the first fet;
a current mirror coupled to the second fet; and
a variable impedance circuit coupled to the current mirror and coupled to the charge pump, wherein the impedance of the second variable impedance circuit is controlled by the output current of the charge pump.
1. An apparatus comprising:
an error amplifier that amplifies the difference between a reference voltage and a feedback voltage;
a first variable impedance circuit coupled to the error amplifier, wherein the variable impedance circuit receives a control voltage from the error amplifier;
a charge pump coupled to the variable impedance, wherein the charge pump receives an input voltage from the variable impedance, and wherein the charge pump outputs an output voltage and an output current; and
a miller compensator coupled to the charge pump and to the first variable impedance circuit, wherein the miller compensator receives the output voltage and output current, and wherein the miller compensator outputs the feedback voltage, and wherein the miller compensator adjusts the control voltage, and wherein the miller compensator has a zero-pole that is proportional to a power of the output current, and wherein the miller compensator includes:
a current mirror; and
a second variable impedance circuit coupled to the current mirror, the charge pump, and the first variable impedance circuit, wherein the impedance of the second variable impedance circuit is controlled by the output current of the charge pump.
12. An apparatus comprising:
a converter;
an error amplifier coupled to and powered by the converter, wherein the error amplifier amplifies the difference between a reference voltage and a feedback voltage;
a first variable impedance circuit coupled to the error amplifier and the converter, wherein the variable impedance circuit receives a control voltage from the error amplifier;
a charge pump coupled to the variable impedance and the converter, wherein the charge pump receives an input voltage from the variable impedance, and wherein the charge pump outputs an output voltage and an output current; and
a miller compensator coupled to the charge pump and to the first variable impedance circuit, wherein the miller compensator receives the output voltage and output current, and wherein the miller compensator outputs the feedback voltage, and wherein the miller compensator adjusts the control voltage, and wherein the miller compensator has a zero-pole that is proportional to the output voltage, and wherein the miller compensator includes:
a current mirror; and
a second variable impedance circuit coupled to the current mirror, the charge pump, and the first variable impedance circuit, wherein the impedance of the second variable impedance circuit is controlled by the output current of the charge pump.
2. The apparatus of claim 1, wherein the miller compensator further comprises a voltage divider that receives the output voltage and generates the feedback voltage.
3. The apparatus of claim 1, wherein the second variable impedance circuit further comprises:
a first transistor that is coupled to the charge pump;
a diode-connected transistor coupled to the charge pump, the first transistor, and the current mirror; and
a capacitor coupled to the first transistor.
4. The apparatus of claim 1, wherein the first impedance circuit comprises a transistor, wherein the transistor is operated in a linear region.
5. The apparatus of claim 1, wherein the miller compensator further comprises a fet coupled to the error amplifier at its gate, wherein the fet senses the current through the first impedance circuit.
6. The apparatus of claim 1, wherein the zero-pole is proportional to the square root of the output current.
8. The apparatus of claim 7, wherein the miller compensator further comprises a voltage divider that receives the output voltage and generates the feedback voltage.
9. The apparatus of claim 7, wherein the variable impedance circuit further comprises:
a third fet coupled to the charge pump at its source;
a diode-connected fet with its source coupled to its gate, wherein the diode-connected fet is coupled:
at its drain to the charge pump;
at its drain to the source of the third fet; at its gate and source to the gate of the third fet; at its gate and source to the current mirror; and
a capacitor coupled between the gate of the first fet and the drain of the third fet.
10. The apparatus of claim 7, wherein the first fet is operated in a linear region.
11. The apparatus of claim 7, wherein the zero-pole is proportional to the square root of the output current.
13. The apparatus of claim 12, wherein the miller compensator further comprises a voltage divider that receives the output voltage and generates the feedback voltage.
14. The apparatus of claim 12, wherein the second variable impedance circuit further comprises:
a first transistor that is coupled to the charge pump;
a diode-connected transistor coupled to the charge pump, the first transistor, and the current mirror; and
a capacitor coupled to the first transistor.
15. The apparatus of claim 12, wherein the first impedance circuit comprises a transistor, wherein the transistor is operated in a linear region.
16. The apparatus of claim 12, wherein the miller compensator further comprises a fet coupled to the error amplifier at its gate and to the converter at its drain, wherein the fet senses the current through the first impedance circuit.
17. The apparatus of claim 12, wherein the converter is a DC-DC converter.
18. The apparatus of claim 12, wherein the zero-pole is proportional to the square root of the output current.

The invention relates generally to a charge pump and, more particularly, to a pre-regulated charge pump.

Switched capacitor DC-DC converter circuits are an integral part of many circuits. One frequent concern in designing these converters, especially in high speed applications, is the frequency responses of the circuit and the Miller effect. Some examples of such prior art designs can be seen in U.S. Pat. No. 6,600,299 and Thiele et al., “Current Mode Charge Pump: Topology, Modeling and Control,” 35th Annual IEEE Power Electronics Specialists Conference, pp. 3812-7, 2004.

An embodiment of the present invention, accordingly, provides an apparatus. The apparatus comprises an error amplifier that amplifies the difference between a reference voltage and a feedback voltage; a first variable impedance circuit coupled to the error amplifier, wherein the variable impedance receives a control voltage from the error amplifier; a charge pump coupled to the variable impedance, wherein the charge pump receives an input voltage from the variable impedance circuit, and wherein the charge pump outputs an output voltage and an output current; and a Miller compensator coupled to the charge pump and to the first variable impedance circuit, wherein the Miller compensator receives the output voltage and output current, and wherein the Miller compensator outputs the feedback voltage, and wherein the Miller compensator adjusts the control voltage, and wherein the Miller compensator has a zero-pole that is proportional to a power of the output current.

In accordance with an embodiment of the present invention, the Miller compensator further comprises a voltage divider that receives the output voltage and generates the feedback voltage.

In accordance with an embodiment of the present invention, the Miller compensator further comprises a current mirror; and a second variable impedance circuit coupled to the current mirror, the charge pump, and the first variable impedance circuit, wherein the impedance of the second variable impedance circuit is controlled by the output current of the charge pump.

In accordance with an embodiment of the present invention, the second variable impedance circuit further comprises a first transistor that is coupled to the charge pump; a diode-connected transistor coupled to the charge pump, the first transistor, and the current mirror; and a capacitor coupled to the first transistor.

In accordance with an embodiment of the present invention, the first impedance circuit comprises a transistor, wherein the transistor is operated in a linear region.

In accordance with an embodiment of the present invention, the Miller compensator further comprises a FET coupled to the error amplifier at its gate, wherein the FET senses the current through the first impedance circuit.

In accordance with an embodiment of the present invention, the zero-pole is proportional to the square root of the output current.

In accordance with an embodiment of the present invention, an apparatus is provided. The apparatus comprises a supply voltage; an error amplifier that amplifies the difference between a reference voltage and a feedback voltage; a first FET coupled to supply voltage at its drain and coupled to the error amplifier at its gate, wherein the first FET receives a control voltage from the error amplifier; a charge pump coupled to the source of the first FET, wherein the charge pump receives an input voltage from the first FET, and wherein the charge pump outputs an output voltage and an output current; and a Miller compensator having a zero-pole that is proportional to a power of the output current. The Miller compensator includes a second FET coupled to the supply voltage at its drain and the error amplifier at its gate, wherein the second FET senses the current through the first FET; a current mirror coupled to the second FET; a variable impedance circuit coupled to the current mirror and coupled to the charge pump, wherein the impedance of the second variable impedance circuit is controlled by the output current of the charge pump.

In accordance with an embodiment of the present invention, the variable impedance circuit further comprises a third FET coupled to the charge pump at its source; a diode-connected FET with its source coupled to its gate, wherein the diode-connected FET is coupled at its drain to the charge pump; at its drain to the source of the third FET; at its gate and source to the gate of the third FET; and at its gate and source to the current mirror; and a capacitor coupled between the gate of the first FET and the drain of the third FET.

In accordance with an embodiment of the present invention, an apparatus is provided. The apparatus comprises a converter; an error amplifier coupled to and powered by the converter, wherein the error amplifier amplifies the difference between a reference voltage and a feedback voltage; a first variable impedance circuit coupled to the error amplifier and the converter, wherein the variable impedance circuit receives a control voltage from the error amplifier; a charge pump coupled to the variable impedance circuit and the converter, wherein the charge pump receives an input voltage from the variable impedance, and wherein the charge pump outputs an output voltage and an output current; and a Miller compensator coupled to the charge pump and to the first variable impedance circuit, wherein the Miller compensator receives the output voltage and output current, and wherein the Miller compensator outputs the feedback voltage, and wherein the Miller compensator adjusts the control voltage, and wherein the Miller compensator has a zero-pole that is proportional to the output voltage.

In accordance with an embodiment of the present invention, the converter is a DC-DC converter.

The foregoing has outlined rather broadly the features and technical advantages of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of the invention will be described hereinafter which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and the specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.

For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:

FIG. 1 is a block diagram of an example of a voltage mode pre-regulated charge pump circuit that demonstrates some principles and design considerations;

FIG. 2 is a block diagram of a dynamically compensated pre-regulated charge pump circuit in accordance with an embodiment of the present invention; and

FIG. 3 is a more detailed block diagram of FIG. 2.

Refer now to the drawings wherein depicted elements are, for the sake of clarity, not necessarily shown to scale and wherein like or similar elements are designated by the same reference numeral through the several views.

Referring to FIG. 1 of the drawings, the reference numeral 100 generally designates a voltage mode pre-regulated charge pump circuit. The circuit 100 demonstrates some principles and design considerations in designing a pre-regulated charge pump circuit, but it is not considered to be admitted prior art. Circuit 100 is generally comprised of a power supply 100, an error amplifier 104, a variable impedance circuit 106, a charge pump 108 and a voltage divider having resistors R1 and R2. Preferably, resistors R1 and R2 are equal to one another.

Circuit 100 includes a voltage mode feedback or control loop that allows for regulation to be independent of the topology of the charge pump 106. Instead, the charge pump 106 can be considered to operate as a generally continuous voltage multiplier. In operation, the feedback voltage VFB is matched to a reference voltage VREF by applying the voltages to error amplifier 104 so that the error amplifier 104 then controls the variable impedance 106. The variable impedance 106 then outputs a voltage and current to the charge pump 108, which output an output voltage VOUT.

The control loop of circuit 100 has an open loop transfer function with the following form:

H ( s ) = A 0 ( 1 - s / a Z ) ( 1 + s / ω 1 ) ( 1 + s / ω 2 ) ( 1 )
The first pole ω1 is formed by the error amplifier 104 and its capacitive load. The second pole ω2 is generated by the first impedance circuit 106 device and the charge pump 108, which together form a gain stage. The transfer function zero ωZ can be realized by using a nulling resistor in compensation.

From this transfer function of Equation (1), it can clearly be seen that the second pole ω2 is dependent on the capacitive load of the charge pump 108. The second pole ω2 would, therefore, be dependent on the output current IOUT of the charge pump as follows:
ω2∝√{square root over (IOUT)}  (2)
Thus, for low values of the output current IOUT, the second pole ω2 would have a significant affect and may, in fact, become the dominant pole. So for the circuit 100 to generally remain stable, the first pole ω1 should be much less than the second pole ω2, restricting the bandwidth of the circuit 100.

Taking into consideration the principles demonstrated by circuit 100, reference numeral 200 of FIGS. 2 and 3 generally depicts a dynamically compensated pre-regulated charge pump circuit in accordance with an embodiment of the present invention. Circuit 200 is designed in such a way that the zero-pole ωZ is proportional to the square root of IOUT, which would allow for an increased bandwidth compared to circuit 100. To assist in accomplishing this, circuit 200 is generally comprised of a power supply 202, an error amplifier 204, a variable impedance circuit 206, a charge pump 208, and a Miller compensator 210. As with circuit 100, the circuit 200 has feedback voltage VFB that is matched to a reference voltage VREF by applying the voltages to error amplifier 204 so that the error amplifier 204 then controls the variable impedance 206. The variable impedance 206 then outputs a voltage and current to the charge pump 208, which output an output voltage VOUT.

However, one difference between the circuit 100 and circuit 200 is the use of the Miller compensator 210. The Miller compensator 210 generally comprises a current source 212, a second impedance circuit RC and CC, and a voltage divider having resistor R3 and R4. Voltage divider having resistor R3 and R4 receives the output voltage and generates the feedback voltage VFB, similar to circuit 100. The current source 212 adjusts resistor RC so that the combined impedance of the resistor RC and capacitor CC can provide an adjustment to the voltage control that is input into the impedance circuit 206, and would allow the zero-pole to be as follows:

ω Z 1 R C · C C . ( 3 )

Now turning to FIG. 3, the details of the circuit 200 can be seen. First, the impedance circuit is generally comprised of a PMOS FET Q1, which preferably operates in a linear region, and the resistor RC is generally comprised of diode-connected PMOS FETs Q5 and PMOS FET Q6 (which preferably operate in a linear region). Operating as the resistor RC is an PMOS FET Q2, which preferably operates in a linear region. This PMOS FET Q2 preferably receives the control voltage and is coupled to the gate of PMOS FET Q1, while the drain of the PMOS FET Q2 is coupled to the power supply 202 (preferably a DC-DC converter). Thus, the current flowing through the impedance circuit 102 can be sensed by the PMOS FET Q2. This sensed current ISENSE is then fed to a current mirror Q3 and Q4 (preferably NMOS FETs), which is coupled to the resistor RC. This arrangement allows the impedance across PMOS FET Q6 to be as follows, thus allowing the zero-pole to be proportional to the square root of the output current IOUT:

R Q 3 1 I OUT ( 4 )

Alternatively, under the circumstances where charge pump 208 is inverting, the DC-DC conversion ratio is generally negative. To account for the different current direction, PMOS FETs Q3 through Q6 of circuit 200 could be replaced with NMOS FETs. Additionally, another current mirror (using PMOS FETs) would also be employed

Having thus described the present invention by reference to certain of its preferred embodiments, it is noted that the embodiments disclosed are illustrative rather than limiting in nature and that a wide range of variations, modifications, changes, and substitutions are contemplated in the foregoing disclosure and, in some instances, some features of the present invention may be employed without a corresponding use of the other features. Accordingly, it is appropriate that the appended claims be construed broadly and in a manner consistent with the scope of the invention.

Lindeberg, Jonne Jalmar Sebastian, Routama, Jarkko Antero, Grönthal, Janne Antti, Hauskaviita, Kimmo Kristian

Patent Priority Assignee Title
10050155, Sep 18 2010 Semiconductor Components Industries, LLC Micromachined monolithic 3-axis gyroscope with single drive
10060757, Apr 05 2012 Semiconductor Components Industries, LLC MEMS device quadrature shift cancellation
10065851, Sep 20 2010 Semiconductor Components Industries, LLC Microelectromechanical pressure sensor including reference capacitor
10790741, Sep 24 2018 pSemi Corporation Pole compensation in reconfigurable power converter
11586869, May 01 2020 NXP B.V. RFID transponder and method of operating an RFID transponder
11641159, Nov 16 2021 pSemi Corporation Fast detection and discharge for charge pump controller
8283906, Feb 20 2009 ABLIC INC Voltage regulator
9278846, Sep 18 2010 Semiconductor Components Industries, LLC Micromachined monolithic 6-axis inertial sensor
9352961, Sep 18 2010 Semiconductor Components Industries, LLC Flexure bearing to reduce quadrature for resonating micromachined devices
9444404, Apr 05 2012 Semiconductor Components Industries, LLC MEMS device front-end charge amplifier
9488693, Apr 04 2012 Semiconductor Components Industries, LLC Self test of MEMS accelerometer with ASICS integrated capacitors
9599472, Feb 01 2012 Semiconductor Components Industries, LLC MEMS proof mass with split Z-axis portions
9618361, Apr 05 2012 Semiconductor Components Industries, LLC MEMS device automatic-gain control loop for mechanical amplitude drive
9625272, Apr 12 2012 Semiconductor Components Industries, LLC MEMS quadrature cancellation and signal demodulation
9644963, Mar 15 2013 Semiconductor Components Industries, LLC Apparatus and methods for PLL-based gyroscope gain control, quadrature cancellation and demodulation
9802814, Sep 12 2012 Semiconductor Components Industries, LLC Through silicon via including multi-material fill
9835647, Mar 18 2014 Semiconductor Components Industries, LLC Apparatus and method for extending analog front end sense range of a high-Q MEMS sensor
9856132, Sep 18 2010 Semiconductor Components Industries, LLC Sealed packaging for microelectromechanical systems
Patent Priority Assignee Title
5296760, Jul 20 1992 Motorola, Inc. Voltage translator
6157180, Mar 04 1999 National Semiconductor Corporation Power supply regulator circuit for voltage-controlled oscillator
6333623, Oct 30 2000 Texas Instruments Incorporated; Hewlett-Packard Company Complementary follower output stage circuitry and method for low dropout voltage regulator
6590439, Oct 13 2000 Maxim Integrated Products, Inc. High voltage integrated Miller capacitor feedback circuit
6600299, Dec 19 2001 Texas Instruments Incorporated Miller compensated NMOS low drop-out voltage regulator using variable gain stage
7710091, Jun 27 2007 Sitronix Technology Corp. Low dropout linear voltage regulator with an active resistance for frequency compensation to improve stability
20030034822,
20030218450,
20070241730,
20070252564,
/////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Oct 23 2008GRONTHAL, JANNE ANTTITexas Instruments IncorporatedASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0217690811 pdf
Oct 23 2008ROUTAMA, JARKKO ANTEROTexas Instruments IncorporatedASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0217690811 pdf
Oct 23 2008LINDEBERG, JONNE JALMAR SEBASTIANTexas Instruments IncorporatedASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0217690811 pdf
Oct 24 2008HAUSKAVIITA, KIMMO KRISTIANTexas Instruments IncorporatedASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0217690811 pdf
Oct 31 2008Texas Instruments Incorporated(assignment on the face of the patent)
Date Maintenance Fee Events
Nov 24 2014M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Nov 15 2018M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Nov 16 2022M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Jun 21 20144 years fee payment window open
Dec 21 20146 months grace period start (w surcharge)
Jun 21 2015patent expiry (for year 4)
Jun 21 20172 years to revive unintentionally abandoned end. (for year 4)
Jun 21 20188 years fee payment window open
Dec 21 20186 months grace period start (w surcharge)
Jun 21 2019patent expiry (for year 8)
Jun 21 20212 years to revive unintentionally abandoned end. (for year 8)
Jun 21 202212 years fee payment window open
Dec 21 20226 months grace period start (w surcharge)
Jun 21 2023patent expiry (for year 12)
Jun 21 20252 years to revive unintentionally abandoned end. (for year 12)