parameterized cells are cached and provided by the plug-in to increase the speed and efficiency of an application for circuit design. This allows source design to be read-interoperable and also enables some basic write-interoperability in the source design.
|
21. An apparatus, comprising:
a computing system which comprises at least one processor and is programmed for performing:
determining whether a persistent parameterized cell includes desired parameterized cell information;
providing a parameterized cell to a third party application; and
persistently storing the desired parameterized cell information of a parameterized cell in a file if the parameterized cell is stored as the persistent parameterized cell, wherein
the desired information of a plurality of sub-masters of the parameterized cell is stored in the file, and
the third party application includes read access of the persistent parameterized cell and does not include write access.
15. An apparatus, comprising:
a computing system that comprises at least one processor and is programmed for performing:
determining whether a parameterized cell is stored as a persistent parameterized cell;
evaluating the parameterized cell if the persistent parameterized cell is not available for retrieval;
providing the parameterized cell that is evaluated to the third party application, wherein the third party application is not allowed to evaluate the parameterized cell if the persistent parameterized cell is not available for retrieval; and
persistently storing the parameterized cell that is evaluated for future retrieval in a computer readable storage medium or a storage device configured.
6. A computer implemented method for providing parameterized cells to a third party application, comprising:
using a computer system which comprises at least one processor and is programmed for:
determining whether a persistent parameterized cell includes desired parameterized cell information; and
providing a parameterized cell to a third party application; and
persistently storing the desired parameterized cell information of a parameterized cell in a file if the parameterized cell is stored as the persistent parameterized cell in a computer readable storage medium or a computer storage device, wherein
the desired information of a plurality of sub-masters of the parameterized cell is stored in the file, and
the third party application includes read access of the persistent parameterized cell and does not include write access.
11. A computer implemented method for providing parameterized cells to a design platform, comprising:
using a computer system which comprises at least one processor and is programmed for:
determining whether a parameterized cell is stored as a persistent parameterized cell;
evaluating the parameterized cell if the persistent parameterized cell is not available for retrieval;
providing the parameterized cell that is evaluated to the third party application, wherein the third party application is not allowed to evaluate the parameterized cell if the persistent parameterized cell is not available for retrieval; and
persistently storing the parameterized cell that is evaluated for future retrieval in a file in a computer readable storage medium or a computer storage device, wherein the file comprises information of a plurality of sub-masters of the parameterized cell.
24. A computer program product embodied on computer readable storage medium, the computer readable storage medium having stored thereon a sequence of instructions which, when executed by a processor, causes the processor to execute a process for specifying property values of a hierarchical circuit design, the process comprising:
determining whether a persistent parameterized cell includes desired parameterized cell information; and
providing a parameterized cell to a third party application; and
persistently storing the desired parameterized cell information of a parameterized cell in a file if the parameterized cell is stored as the persistent parameterized cell in a computer readable storage medium or a computer storage device, wherein
the desired information of a plurality of sub-masters of the parameterized cell is stored in the file, and
the third party application includes read access of the persistent parameterized cell and does not include write access.
27. An apparatus, comprising:
a computing system which comprises at least one processor and is programmed for performing:
determining whether a persistent parameterized cell includes desired parameterized cell information;
storing the desired parameterized cell information of a parameterized cell in a file if the parameterized cell is stored as the persistent parameterized cell, wherein the desired information of a plurality of sub-masters of the parameterized cell is stored in the file;
evaluating the parameterized cell if the persistent parameterized cell is not available for retrieval;
providing the parameterized cell that is evaluated to the third party application, wherein the third party application is not allowed to evaluate the parameterized cell if the persistent parameterized cell is not available for retrieval; and
persistently storing the evaluated parameterized cell that is evaluated in a computer readable storage medium or a computer storage device for future retrieval.
18. A computer program product embodied on computer readable storage medium, the computer readable storage medium having stored thereon a sequence of instructions which, when executed by a processor, causes the processor to execute a process for specifying property values of a hierarchical circuit design, the process comprising:
determining whether a parameterized cell is stored as a persistent parameterized cell;
evaluating the parameterized cell if the persistent parameterized cell is not available for retrieval;
providing the parameterized cell that is evaluated to the third party application, wherein the third party application is not allowed to evaluate the parameterized cell if the persistent parameterized cell is not available for retrieval;
persistently storing the parameterized cell that is evaluated in a file in a computer readable storage medium or a computer storage device for future retrieval, wherein the file comprises information of a plurality of sub-masters of the parameterized cell.
1. A computer implemented method for providing parameterized cells to a third party application, comprising:
using a computer system which comprises at least one processor and is programmed for:
determining whether a persistent parameterized cell includes desired parameterized cell information;
storing the desired parameterized cell information of a parameterized cell in a file if the parameterized cell is persistently stored as the persistent parameterized cell, wherein the desired information of a plurality of sub-masters of the parameterized cell is stored in the file;
evaluating the parameterized cell if the persistent parameterized cell is not available for retrieval;
providing the parameterized cell that is evaluated to the third party application, wherein the third party application is not allowed to evaluate the parameterized cell if the persistent parameterized cell is not available for retrieval; and
persistently storing the parameterized cell that is evaluated in a computer readable storage medium or a computer storage device for future retrieval.
30. A computer program product embodied on computer readable storage medium, the computer readable storage medium having stored thereon a sequence of instructions which, when executed by a processor, causes the processor to execute a process for specifying property values of a hierarchical circuit design, the process comprising:
determining whether a persistent parameterized cell includes desired parameterized cell information;
storing the desired parameterized cell information of a parameterized cell in a file if the parameterized cell is stored as the persistent parameterized cell, wherein the desired information of a plurality of sub-masters of the parameterized cell is stored in the file;
evaluating the parameterized cell if the persistent parameterized cell is not available for retrieval;
providing the parameterized cell that is evaluated to the third party application, wherein the third party application is not allowed to evaluate the parameterized cell if the persistent parameterized cell is not available for retrieval; and
storing the parameterized cell that is evaluated in a computer readable storage medium or a computer storage device for future retrieval.
2. The method of
3. The method of
4. The method of
7. The method of
8. The method of
9. The method of
10. The method of
12. The method of
13. The method of
16. The apparatus of
storing the desired information of a plurality of sub-masters of the parameterized cell in a file in a computer readable storage medium or a computer storage device, wherein the computer readable storage medium or the computer storage device comprises the file and one or more other files.
17. The apparatus of
storing a second desired information or data of a plurality of parameterized cells that are evaluated in a second file in a computer readable storage medium or a computer storage device.
19. A computer program product of
storing a second desired information of a plurality of sub-masters of the parameterized cell in a file in a computer readable storage medium or a computer storage device, wherein the computer readable storage medium or the computer storage device comprises the file and one or more other files.
20. A computer program product of
storing a second desired information or data of a plurality of parameterized cells that are evaluated in a second file in a computer readable storage medium or a computer storage device.
22. The apparatus of
storing a second desired information of a plurality of sub-masters of the parameterized cell in a file in a computer readable storage medium or a computer storage device, wherein the computer readable storage medium or the computer storage device comprises the file and one or more other files.
23. The apparatus of
storing a second desired information or data of a plurality of parameterized cells that are evaluated in a second file in a computer readable storage medium or a computer storage device.
25. The computer program product of
storing a second desired information of a plurality of sub-masters of the parameterized cell in a file in a computer readable storage medium or a computer storage device, wherein the computer readable storage medium or the computer storage device comprises the file and one or more other files.
26. The computer program product of
storing a second desired information or data of a plurality of parameterized cells that are evaluated in a second file in a computer readable storage medium or a computer storage device.
28. The apparatus of
storing a second desired information of a plurality of sub-masters of the parameterized cell in a file in a computer readable storage medium or a computer storage device, wherein the computer readable storage medium or the computer storage device comprises the file and one or more other files.
29. The apparatus of
storing a second desired information or data of a plurality of parameterized cells that are evaluated in a second file in a computer readable storage medium or a computer storage device.
31. The computer program product of
storing a second desired information of a plurality of sub-masters of the parameterized cell in a file in a computer readable storage medium or a computer storage device, wherein the computer readable storage medium or the computer storage device comprises the file and one or more other files.
32. The computer program product of
storing a second desired information or data of a plurality of parameterized cells that are evaluated in a second file in a computer readable storage medium or a computer storage device.
|
The invention relates to Integrated Circuit (chip) design, and in particular, to a system and method for implementing cached parameterized cells.
Parameterized cells (pcells) have been used for more than twenty years in designing full custom chip designs. The pcells are evaluated every time the design is opened. The highly dynamic nature of pcells introduces a level of variability that the design teams may want to control.
Over the years, the use of pcells has shown three main drawbacks. The first drawback is long design opening time. Designs containing pcells are often slow to open as the code within the pcells are evaluated in order to produce the pcell design data. The second drawback is the lack of read-interoperability of the pcells. When the pcell code is written in some proprietary language such as SKILL, third party application not linking the right pcell evaluator can not evaluate the pcells, and can thus not have access to the pcell design data. The third drawback is the lack of write-interoperability of the pcells. Third party applications have difficulty correctly editing a design containing non-evaluated pcells.
Several solutions have been proposed to partially address some of these drawbacks. The first solution is to translate the design into a fully evaluated, tool neutral representation, for example GDSII. The second solution is to create a complete copy of the design. Within that copy, remaster all instances of pcell into instances of a regular cell (e.g., the regular cell being a copy of the pcell instance sub-master). This process is also known as “freezing” the design. A variant of that solution replaces the sub-masters in place with a saved version of the pcell parameters, to enable later “thawing” of the design. A third solution is provided by CiraNova of Santa Clara, Calif. It provides a low performance cache from external observation of the behavior of the third party application in that environment. For example, in the Virtuoso environment, it replaces all SKILL pcell instances as CiraNova pcell instances. The CiraNova pcell plug-in role is to cache on disk evaluated pcell and to re-use those from disk. The evaluation is done by invoking a sub-process, e.g., a DFII subprocess, to evaluate one pcell sub-master at a time, to store it on disk as a regular master in a temporary lib/cell/view, then to copy the layout file within a cache. The re-use is done by populating the cached regular master to a temporary lib/cell/view, to open that lib/cell/view and to copy the design data from that lib/cell/view to pcell sub-master created by a system such as OpenAccess (available from www.si2.org) when evaluating a pcell with a new set of parameters.
However, none of these solutions fully or adequately solves the aforementioned problems. Therefore, there is a need for an improved approach for implementing pcells.
According to some embodiments, the present invention is directed to caching pcell sub-master contents, after being evaluated within the native application. These sub-masters are persistently saved on disk in a cache. To limit the number of disk inputs and outputs (IOs), all sub-masters of the same pcell are stored in the same binary file cache.
When the pcell evaluator is called to generate a new pcell variant, the cache is first consulted. If the data is already available in the cache, then the sub-master is populated directly with the cached data. Otherwise, the regular sub-master evaluation process takes place, and the sub-master elements are generated to populate the variant. In one embodiment, the application is an electronic design automation (EDA) application, such as the Virtuoso application available from Cadence Design Systems of San Jose, Calif. In another embodiment, a Virtuoso pcell evaluator is called to generate new pcell variant.
In some embodiments, control to regenerate the cached data to the application covers different situations. For example, the pcell master has changed due to new source code. The referenced technology database has changed, which triggers different evaluation result. The application, such as Virtuoso, controls this regeneration, based upon user preferences. “Refresh” is set on a per-super-master basis, to allow selective freezing of pcell masters in a design.
In third party applications, a reduced pcell evaluator, implemented as a Virtuoso pcell Plug-In, is able to re-use the cache in the same way. But this reduced pcell evaluator is not able to evaluate a pcell sub-master. In one embodiment, the pcell evaluator is a reduced Virtuoso pcell evaluator. For example, if the cache does not exist or if the cache does not contain a copy of the corresponding sub-master contents, the Virtuoso Reduced Pcell Evaluator (plug-in) can not evaluate the pcell and thus can not fill the sub-master. It thus leaves the sub-master empty.
By combining selective re-evaluation of pcell sub-masters, and intelligent caching techniques, this present invention dramatically speeds up the start-up time of a design containing a lot of small pcells, or some huge pcells, because it evaluates those pcells only once.
The present invention has many advantages over the prior solutions. Once the cache is filled, the next design opening will be very fast. Moreover, the source design is read-interoperable from a third party application. In addition, the present invention also enables write-interoperability as the third party application is exposed to the source design. Furthermore, it can add error markers, routes, parasitics with third party applications.
In one embodiment, a pcell evaluator includes a portion of software code, e.g., C++ code, responsible for filling a pcell sub-master with respect to a given set of parameters. The parameters are specified by the user when creating an instance of a pcell. The pcell evaluator is called to fill the sub-master of that instance by evaluating the code of the pcell (e.g., SKILL code in the case of Virtuoso) against the instance parameters.
A Pcell evaluator may be implemented in a plurality of different ways. For example, as a statically linked compiled library, the pcell evaluator is compiled into a library statically linked to the application using it. In one embodiment, the application of the design platform is a Virtuoso application. In another example, as a dynamic linked compiled library, the pcell evaluator is compiled into a library dynamically linked to the application using it. In another embodiment, the application is a third party application.
In another embodiment, the EDA application, e.g., Virtuoso, uses a statically linked pcell evaluator. In some embodiments, that Evaluator is not based on any cache. When a design is opened, pcell instances are re-evaluated by executing the SKILL code against the instance parameters. Also, as the Virtuoso pcell evaluator may be available as a statically linked library, only Virtuoso in some embodiments could use it. (i.e., it is not possible for any third party application to dynamically load the pcell evaluator at run time as it was not available as dynamic library).
In a further embodiment, to speed up the design opening time, the statically linked pcell evaluator saves evaluated sub-masters within a cache and retrieves them from the cache in the future. If the sub-master is not in the cache, the statically linked pcell evaluator still has the capability to produce the pcell sub-masters by evaluating the SKILL code against the instance parameters. This functionality enables third party application to receive sub-masters from the cache but does not allow the third party application to evaluate new pcell by evaluating SKILL against instance parameters. This security measure is performed by dynamically linking the evaluator. In an embodiment, a link to a design platform is dynamically created to link the pcell evaluator, or pcell plug-in. When it is implemented as a plug-in, third party application may load it dynamically. In a further embodiment, the pcell evaluator is dynamically linked as a piece of the Virtuoso statically linked pcell evaluator. To ensure the security of the pcell designs, third party applications are only able to use the reduced dynamically linked pcell evaluator.
In another embodiment, the cache itself is implemented as a set of binary files stored on disk within the library structure or in a different location. Each binary file may be used for a pcell master, also known as a pcell cache file. Thus, the content of the many sub-masters of one pcell master is stored within one unique pcell cache file. There is also be a binary index file listing the evaluated pcells stored in the pcell binary file together with the parameter values used to evaluate those and some index/offset to find out the pcell data from the cached pcell file. This second file is known as the pcell index file. Storing all sub-masters of a given pcell within one file may greatly reduce the disk IOs necessary when accessing the cache. All the files (e.g., cached pcell file and its index) are stored in a location related to the cell in which the different instances of the PCell are located. In embodiments including 5.X library, it could be the cellview directory itself.
In one embodiment, the design database requests to evaluate a pcell instance for a given parameter set in order to fill a sub-master produced by the design database. If the user settings are such that it is required, the complete pcell evaluator may first access the pcell index file to find out whether the same pcell has been evaluated and persistently saved in the past. If it has, it gets the index and amount of data to be read in the pcell cache file. This information together with the pcell cache file pointer is passed to a new design function, which reads that amount of data to directly fill the pcell sub-master. In the case the complete pcell evaluator does not find the right sub-master from the pcell index file or is forced by the user set-up to re-evaluate the pcell, it may get the pcell code evaluated by the evaluator of the design platform.
The design platform 110 analyzes and evaluates a chip design having pcells. In some embodiments, it may request additional design information from a design database 120 in order to properly and efficiently analyze and evaluate a chip design. In one embodiment, a request for information regarding the design of the pcell is sent to the design database 120. In another embodiment, the platform may directly obtain the information in the database.
The design database 120 includes information that may assist the analysis and simulation of the chip design. In an embodiment, the design database is an OpenAccess database. Any database may be used depending on the application. The database 120 may require information that is remotely located. In one embodiment, the design database retrieves design information that is in storage 140. Information relating to the pcell may be sent to a different location. In one embodiment, the design database 120 requiring pcell design information provides the request and/or design to the complete pcell evaluator.
The complete pcell evaluator 130 determines if the pcell parameter information is located within the persistent pcell cache (on disk storage). The persistent pcells allows the pcell design information to be provided to the platform with little delay. If not, then the pcell design may need to be evaluated and then, later, at user request, stored as persistent pcells. Other pcells information may be available in the cache 145. The pcells information is retrieved and stored as persistent pcells and provided to the platform. If the pcell is already in the cache or is persistent pcell 135, then the information is provided to the design platform without being analyzed by the evaluator.
The third party application 210 runs processes in a proprietary language. It communicates with the design database 220 for analyzing and evaluating chip design. In one embodiment, the design database 220 may be in a publicly available format such as OpenAccess. In another embodiment, the design database 220 is also in the proprietary language which allows communication between the application and database. When the third party application 210 requires pcell information from the design database 220, it communicates with the pcell plug-in 230. The pcell plug-in checks for the pcell information in storage and attempt to retrieve the cached pcell 245 from the storage 240. If found, the information is provided to the pcell plug-in 230, which in turn is provided to the application. If it is not a persistent pcell and not in the storage, then the application will not have access to pcell sub-master design data. For design information not related to the pcell, the design database 220 may communicated directly with the application and storage 240. Note that in some embodiments, the pcell plug-in is always reduced.
In one embodiment, the third party process 305 functions substantially similar to
In another embodiment, the third party application 310 analyzes a chip design and requests information from the design database 320. The third party design database 320 is coupled to the pcell plug-in. If the information requested is a pcell, then it checks the pcell plug-in 330. If the pcell is cached 345 as persistent pcell 335, then the information is provided to the third party design database 320 and/or the third party application for the application 310. The design database may be in a publicly accepted format such as OpenAccess or in any format required by the third party application.
If the pcell design requires evaluation, then the pcell information is communicated to the design platform 360 via connection 300. The design plateform 360 is coupled to the second design database 370 and pcell plug-in 380. The evaluator 385 of the pcell plugin 380 evaluates the pcell design using its second design database 370 and its pcell plug-in 380 similar to the embodiment of
In order to analyze the design, a design database is called. In one embodiment, the design database is a format such as OpenAccess. In another embodiment, the design database is in a proprietary language. Any design database may be used as long as it is able to communicate with the application with the circuit design. In a further embodiment, the design database communicates with other components such as pcell plug-in, storage and memory in order to obtain the necessary information for the designs.
At 420, For each variant instance of each pcell, the process determines if the application can obtain the pcell parameters from the plug-in or if the pcell design has to be evaluated. At 430, the design database determines if a part of the design information requested is pcell information on disk. The design database communicated with the pcell plug-in for assistance. If the pcell information is already stored as persistent pcell. If it is, then it is retrieved at 440.
At 450, after determining the pcell is not in storage, the pcell plug-in determines if it has access to any evaluators. If no evaluators are available, then the submaster is left empty 460 and the process ends. If an evaluator is available, then the pcell is analyzed and stored as persistent pcell. At 470, the evaluation analyzes the design of the pcell. In one embodiment, this evaluation is performed by a different design platform process. In another embodiment, the evaluation may be performed by the same process. Any evaluator may be used for this evaluation process. At 480, the evaluated pcell is stored for future use by the design database and pcell plug-in. The process may be repeated for the next pcell instance after this process ends.
A computer system 500 according to an embodiment will now be described with reference to
Each computer system 500 may include a communication interface 514 coupled to the bus 506. The communication interface 514 provides two-way communication between computer systems 500. The communication interface 514 of a respective computer system 500 transmits and receives electrical, electromagnetic or optical signals, which include data streams representing various types of signal information, e.g., instructions, messages and data. A communication link 515 links one computer system 500 with another computer system 500. For example, the communication link 515 may be a LAN, in which case the communication interface 514 may be a LAN card, or the communication link 515 may be a PSTN, in which case the communication interface 514 may be an integrated services digital network (ISDN) card or a modem, or the communication link 515 may be the Internet, in which case the communication interface 514 may be a dial-up, cable or wireless modem.
A computer system 500 may transmit and receive messages, data, and instructions, including program, i.e., application, code, through its respective communication link 515 and communication interface 514. Received program code may be executed by the respective processor(s) 507 as it is received, and/or stored in the storage device 510, or other associated non-volatile media, for later execution.
In an embodiment, the computer system 500 operates in conjunction with a data storage system 531, e.g., a data storage system 531 that contain a database 532 that is readily accessible by the computer system 500. The computer system 500 communicates with the data storage system 531 through a data interface 533. A data interface 533, which is coupled to the bus 506, transmits and receives electrical, electromagnetic or optical signals, which include data streams representing various types of signal information, e.g., instructions, messages and data. In embodiments, the functions of the data interface 533 may be performed by the communication interface 514.
Computer system 500 includes a bus 506 or other communication mechanism for communicating instructions, messages and data, collectively, information, and one or more processors 507 coupled with the bus 506 for processing information. Computer system 500 also includes a main memory 508, such as a random access memory (RAM) or other dynamic storage device, coupled to the bus 506 for storing dynamic data and instructions to be executed by the processor(s) 507. The main memory 508 also may be used for storing temporary data, i.e., variables, or other intermediate information during execution of instructions by the processor(s) 507.
The computer system 500 may further include a read only memory (ROM) 509 or other static storage device coupled to the bus 506 for storing static data and instructions for the processor(s) 507. A storage device 510, such as a magnetic disk or optical disk, may also be provided and coupled to the bus 506 for storing data and instructions for the processor(s) 507.
A computer system 500 may be coupled via the bus 506 to a display device 511, such as, but not limited to, a cathode ray tube (CRT), for displaying information to a user. An input device 512, e.g., alphanumeric and other keys, is coupled to the bus 506 for communicating information and command selections to the processor(s) 507.
According to one embodiment, an individual computer system 500 performs specific operations by their respective processor(s) 507 executing one or more sequences of one or more instructions contained in the main memory 508. Such instructions may be read into the main memory 508 from another computer-usable medium, such as the ROM 509 or the storage device 510. Execution of the sequences of instructions contained in the main memory 508 causes the processor(s) 507 to perform the processes described herein. In alternative embodiments, hard-wired circuitry may be used in place of or in combination with software instructions. Thus, embodiments are not limited to any specific combination of hardware circuitry and/or software.
The term “computer-usable medium,” as used herein, refers to any medium that provides information or is usable by the processor(s) 507. Such a medium may take many forms, including, but not limited to, non-volatile and/or volatile media. Non-volatile media, i.e., media that can retain information in the absence of power, includes the ROM 509, CD ROM, magnetic tape, and magnetic discs. Volatile media, i.e., media that can not retain information in the absence of power, includes the main memory 508.
In the foregoing specification, the embodiments have been described with reference to specific elements thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the embodiments. For example, the reader is to understand that the specific ordering and combination of process actions shown in the process flow diagrams described herein is merely illustrative, and that using different or additional process actions, or a different combination or ordering of process actions can be used to enact the embodiments. The specification and drawings are, accordingly, to be regarded in an illustrative rather than in a restrictive sense.
Ginetti, Arnold, Lamant, Gilles S. C., Bishop, Randy
Patent | Priority | Assignee | Title |
10133841, | Sep 30 2016 | Cadence Design Systems, Inc. | Methods, systems, and computer program product for implementing three-dimensional integrated circuit designs |
10331841, | Jan 15 2016 | Cadence Design Systems, Inc. | Methods, systems, and computer program product for implementing virtual prototyping for electronic designs |
10346573, | Sep 30 2015 | Cadence Design Systems, Inc.; Cadence Design Systems, INC | Method and system for performing incremental post layout simulation with layout edits |
10354037, | Jun 30 2016 | Cadence Design Systems, Inc. | Methods, systems, and computer program product for implementing an electronic design by manipulating a hierarchical structure of the electronic design |
8281272, | Aug 31 2011 | Cadence Design Systems, Inc. | System and method to generate re-useable layout components from schematic components in an IC design with hierarchical parameters |
8347261, | Sep 10 2009 | Cadence Design Systems, INC | Method and system for implementing graphically editable parameterized cells |
8364656, | Oct 31 2008 | Cadence Design Systems, INC | Method and system for implementing multiuser cached parameterized cells |
8694941, | Jun 01 2012 | Cadence Design Systems, Inc. | System and method for abutment in the presence of dummy shapes |
8719754, | Aug 31 2011 | Cadence Design Systems, Inc.; Cadence Design Systems, INC | System and method to generate re-useable layout components from schematic components in an IC design with hierarchical parameters |
8954903, | Oct 28 2013 | NXP USA, INC | Method of adding features to parameterized cells |
9213791, | Jul 17 2014 | NXP USA, INC | Method and apparatus for abutting p-cell layout based on position and orientation |
9223915, | Aug 05 2014 | Cadence Design Systems, INC | Method, system, and computer program product for checking, verifying, or testing a multi-fabric electronic design spanning across multiple design fabrics |
9280621, | Aug 05 2014 | Cadence Design Systems, INC | Methods, systems, and articles of manufacture for analyzing a multi-fabric electronic design and displaying analysis results for the multi-fabric electronic design spanning and displaying simulation results across multiple design fabrics |
9286421, | Aug 05 2014 | Cadence Design Systems, Inc. | Methods, systems, and articles of manufacture for back annotating and visualizing parasitic models of electronic designs |
9298871, | Dec 21 2011 | Cadence Design Systems, Inc. | Method and system for implementing translations of parameterized cells |
9361415, | Aug 05 2014 | Cadence Design Systems, INC | Method, system, and computer program product for implementing a multi-fabric electronic design spanning across multiple design fabrics |
9449130, | Aug 05 2014 | Cadence Design Systems, Inc. | Methods, systems, and articles of manufacture for back annotating and visualizing parasitic models of electronic designs |
9779193, | Mar 31 2015 | Cadence Design Systems, Inc.; Cadence Design Systems, INC | Methods, systems, and computer program product for implementing electronic design layouts with symbolic representations |
9798840, | Oct 15 2015 | Cadence Design Systems, Inc.; Cadence Design Systems, INC | Methods, systems, and computer program product for implementing a simulation platform with dynamic device model libraries for electronic designs |
9881119, | Jun 29 2015 | Cadence Design Systems, Inc. | Methods, systems, and computer program product for constructing a simulation schematic of an electronic design across multiple design fabrics |
9881120, | Sep 30 2015 | Cadence Design Systems, Inc.; Cadence Design Systems, INC | Method, system, and computer program product for implementing a multi-fabric mixed-signal design spanning across multiple design fabrics with electrical and thermal analysis awareness |
9934354, | Jun 30 2016 | Cadence Design Systems, Inc. | Methods, systems, and computer program product for implementing a layout-driven, multi-fabric schematic design |
Patent | Priority | Assignee | Title |
5511197, | Nov 13 1992 | Microsoft Technology Licensing, LLC | Method and system for network marshalling of interface pointers for remote procedure calls |
5802349, | Jan 22 1996 | Freescale Semiconductor, Inc | Method for generating an optimized integrated circuit cell library |
5841663, | Sep 14 1995 | VLSI Technology, Inc | Apparatus and method for synthesizing integrated circuits using parameterized HDL modules |
6735742, | May 24 2000 | Infineon Technologies AG | Method for optimizing a cell layout using parameterizable cells and cell configuration data |
6857110, | Jan 30 2001 | Xilinx, Inc | Design methodology for merging programmable logic into a custom IC |
7089512, | Mar 15 2004 | International Business Machines Corporation | Method for optimal use of direct fit and interpolated models in schematic custom design of electrical circuits |
7293247, | Jul 02 2002 | Cadence Design Systems, INC | Encapsulating parameterized cells (pcells) |
7379952, | Jan 30 2004 | Oracle International Corporation | Techniques for multiple window resource remastering among nodes of a cluster |
7398503, | Jan 31 2002 | Cadence Design Systems | Method and apparatus for pre-tabulating sub-networks |
7543251, | Jan 31 2002 | Cadence Design Systems, Inc. | Method and apparatus replacing sub-networks within an IC design |
7698662, | Jul 21 2006 | Synopsys, Inc | System and method for proxied evaluation of PCells |
20030002320, | |||
20030121019, | |||
20030229860, | |||
20060002320, | |||
20060095882, | |||
20060101368, | |||
20060253809, | |||
20060253827, | |||
20080133788, | |||
20080237789, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 27 2007 | Cadence Design Systems, Inc. | (assignment on the face of the patent) | / | |||
Oct 15 2007 | BISHOP, RANDY | Cadence Design Systems, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026903 | /0978 | |
Jun 14 2011 | GINETTI, ARNOLD | Cadence Design Systems, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026903 | /0978 | |
Jun 16 2011 | LAMANT, GILLES S C | Cadence Design Systems, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026903 | /0978 |
Date | Maintenance Fee Events |
Dec 29 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Dec 28 2018 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Dec 28 2022 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jun 28 2014 | 4 years fee payment window open |
Dec 28 2014 | 6 months grace period start (w surcharge) |
Jun 28 2015 | patent expiry (for year 4) |
Jun 28 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 28 2018 | 8 years fee payment window open |
Dec 28 2018 | 6 months grace period start (w surcharge) |
Jun 28 2019 | patent expiry (for year 8) |
Jun 28 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 28 2022 | 12 years fee payment window open |
Dec 28 2022 | 6 months grace period start (w surcharge) |
Jun 28 2023 | patent expiry (for year 12) |
Jun 28 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |