A method for fabricating a chip-scale board-on-chip substrate, or redistribution element, includes forming conductive planes on opposite sides of a substrate. A first of the conductive planes includes two sets of bond fingers, conductive traces that extend from a first set of the bond fingers, and two sets of redistributed bond pads, including a first set to which the conductive traces lead. The second conductive plane includes conductive traces that extend from locations that are opposite from the second set of bond fingers toward locations that are opposite from the locations of the second set of redistributed bond pads. conductive vias are formed through the second set of bond fingers to the conductive traces of the second conductive plane. In addition, conductive vias are also formed to electrically connect the conductive vias of the second conductive plane to their corresponding redistributed bond pads in the first conductive plane. redistribution elements including these features, as well as semiconductor device assemblies including the redistribution elements and assembly methods, are also disclosed.
|
1. A chip-scale substrate for use in redistributing a bond pad arrangement of a semiconductor device in a chip-on-board configuration, the chip-scale substrate comprising:
a substrate element comprising at least one elongate slot extending through a central region of the substrate element, between a first surface and an opposite, second surface of the substrate element;
a first conductive plane carried on the first surface of the substrate element and comprising:
at least one first conductive trace;
at least one first bond finger continuous with the at least one first conductive trace; and
at least one second bond finger;
a second conductive plane carried on the second surface of the substrate element and comprising:
at least one second conductive trace; and
at least one conductive via extending through and communicating with the at least one second bond finger, extending through the substrate element, and contacting the at least one second conductive trace.
15. A redistribution element for use in a chip-scale package, comprising:
a substrate;
a first conductive plane on a first surface of the substrate and comprising:
a plurality of first connection pads;
a plurality of first redistribution pads, each first redistribution pad corresponding to a first connection pad of the plurality of first connection pads;
a conductive trace extending between each first connection pad and the corresponding first redistribution pad;
a plurality of second connection pads; and
a plurality of second redistribution pads, each second redistribution pad corresponding to a second connection pad of the plurality of second connection pads;
a second conductive plane on a second surface of the substrate, spaced apart from the first conductive plane by a thickness of the substrate, and comprising:
a plurality of second conductive traces; and
at least two conductive vias associated with each second conductive trace of the plurality of second conductive traces, comprising:
a first conductive via extending through a corresponding first connective pad and through the thickness of the substrate to the second conductive trace; and
a second conductive via that extends from the second conductive trace, through the substrate, to a corresponding second redistribution pad or a conductive trace extending laterally therefrom.
12. A semiconductor device package, comprising:
a semiconductor device including a plurality of bond pads on a bond pad-bearing surface;
a redistribution element secured to the bond-pad bearing surface and comprising:
a substrate comprising at least one peripheral edge located adjacent to the plurality of bond pads, with the plurality of bond pads being exposed laterally beyond the at least one peripheral edge;
a first conductive plane carried on one surface of the substrate and comprising:
at least one first bond finger adjacent to the at least one peripheral edge and positioned proximate to a first corresponding bond pad of the plurality of bond pads;
at least one second bond finger adjacent to the at least one peripheral edge and positioned proximate to a second corresponding bond pad of the plurality of bond pads; and
at least one first conductive trace continuous with the at least one first bond finger;
a second conductive plane carried on another, opposite surface of the substrate and comprising:
at least one second conductive trace; and
at least one conductive via extending through and communicating with the at least one second bond finger, extending through the substrate, and contacting the at least one second conductive trace; and
a plurality of intermediate conductive elements, comprising:
at least one first intermediate conductive element extending between and electrically connecting the at least one first bond finger and the first corresponding bond pad of the plurality of bond pads; and
at least one second intermediate conductive element extending between and electrically connecting the at least one second bond finger and the second corresponding bond pad of the plurality of bond pads.
2. The substrate of
3. The substrate of
4. The substrate of
at least another conductive via extending from the at least one second conductive trace, through the substrate element, and to a terminal carried by the first surface of the substrate element.
5. The substrate of
6. The substrate of
7. The substrate of
8. The substrate of
the at least one second bond finger is configured for positioning next to at least one bond pad of a semiconductor device mounted to the substrate that supplies power to the semiconductor device or provides an electrical ground for the semiconductor device; and
the at least one second conductive trace is connected only to a power supply (Vss) or to a ground (Vdd).
9. The substrate of
the first conductive plane further includes:
at least one first redistributed bond pad in communication with the at least one first conductive trace; and
at least one second redistributed bond pad;
and further comprising:
another conductive via extending from the at least one second conductive trace and through the substrate element to communicate with the at least one second redistributed bond pad.
10. The substrate of
11. The substrate of
the first conductive plane further includes at least one partial, second conductive trace extending laterally to the at least one second redistributed bond pad; and
the another conductive via extends through the at least one partial, second conductive trace.
13. The semiconductor device package of
14. The semiconductor device package of
16. The redistribution element of
17. The redistribution element of
|
The present invention relates generally to substrates for chip-scale packages and, more specifically, to substrates with relaxed circuit design rules. In particular, the embodiments of the present invention relate to chip-scale “board-on-chip” (BOC), substrates with conductive traces located in two or more conductive planes, as well as to methods for designing and fabricating such substrates, to packaging methods, and to packages including the substrates.
Printed circuit boards in the for, of so-called “interposer substrates” have long been used as a primary medium for rerouting connection patterns of semiconductor devices, including in chip-scale packages (CSPs) for connection to higher-level packaging. The use of printed circuit boards is desirable since the processes for manufacturing them are well developed, inexpensive, and provide high yields. In addition, processes for packaging semiconductor devices with printed circuit boards have been refined over several decades of use. Further, printed circuit boards are themselves very reliable (i.e., they have low operational failure rates).
Due to the ever-increasing device densities and speeds of state-of-the-art semiconductor devices, the number of bond pads on semiconductor devices also continue to increase. The overall dimensions of state-of-the-art semiconductor devices do not typically increase, however. The dimensions of the circuit board interposer substrates that are used in packaging such devices, particularly in chip-scale packages, are likewise limited. Consequently, an ever-increasing number of conductive traces and terminals must be arranged within the relatively fixed area of a printed circuit board interposer substrate.
Until recently, increases in the numbers of conductive traces and terminals could be accommodated despite restrictions on the dimensions and areas of printed circuit board interposer substrates. As circuit design rules have approached the so-called “40/40” limit in which conductive traces have minimum widths of 40 μm and must be spaced at least 40 μm from each other and from other conductive structures, undesirable electrical issues, such as inductance between power and ground signals, have arisen. It is apparent that these problems would be magnified with even tighter design rules (i.e., conductive traces with widths of less than 40 μm that are closer than 40 μm to one another and to other conductive structures).
Accordingly, there are needs for interposer substrate design and manufacture processes, as well as for interposer substrates, that accommodate increased numbers of circuits without further tightened design rules.
In the drawings:
The present invention includes an approach to accommodating additional circuit traces and their corresponding terminals, or pads, without tightening design rules. An embodiment of a chip-scale, board-on-chip substrate that incorporates teachings of the present invention is shown in
Redistribution element 20 includes a substrate 22 that is positioned between two conductive planes 30 and 40 and that electrically isolates overlapping portions of various elements (e.g., conductive traces, contact pads or terminals, etc.) within conductive planes 30 and 40 from one another. In addition, redistribution element 20 includes insulation layers 26 and 28, which may comprise known surface mount (S/M) materials, over conductive planes 30 and 40, respectively. In some embodiments, redistribution element 20 includes an opening 24, such as the depicted, elongate slot, that extends through the thickness of substrate 22. Opening 24 may be defined by at least one interior peripheral edge 23 of substrate 22.
Turning now to
As shown, conductive plane 30 is located closest to the exterior of chip-scale package 1. Accordingly, conductive plane 30 is also referred to herein as an “outer conductive plane.” Conductive plane 30 includes a plurality of intermediate connection pads 32 and 42, or “bond fingers.” Upon disposal of redistribution element 20 upon surface 12 of semiconductor device 10, intermediate connection pads 32 and 42 are positioned laterally proximate to corresponding bond pads 14 of semiconductor device 10. In the depicted embodiment, intermediate connection pads 32 and 42 are positioned adjacent to interior peripheral edge 23 of substrate 22.
With continued reference to
The lower, or base, conductive plane 40 includes all or part of conductive traces 44 that correspond to connection pads 42 and redistributed bond pads 46. By including conductive traces 44 or portions thereof in a second conductive plane 40, conductive traces 34 of conductive plane 30 may be wider and/or spaced further distances apart from one another than the conductive traces 34′ of existing board-on-chip substrates 20′. Increased spacing between conductive traces 34, 44 reduces inductance and decreases interference between adjacent electrical paths (i.e., between adjacent conductive traces 34 or 44). In some embodiments, conductive traces 44 provide routes for power (Vss) and ground (Vdd) that are carried primarily by a separate conductive plane 40 than that (conductive plane 30) which carries signals.
In the embodiment shown in
Each intermediate connection pad 42 in conductive plane 30 communicates with its corresponding conductive trace 44, or portion 44a thereof, in conductive plane 40 by way of a conductive via 54. In the illustrated embodiments, each conductive via 54 extends through an intermediate connection pad 42 to portion 44a of conductive trace 44 at an opposite location on substrate 22.
Each conductive trace 44 (
In some embodiments, connection pads 32, 42 and redistribution pads 36, 46 may have dimensions (e.g., diameters, side lengths, etc.) of about 300 μm, about 200 μm, or less than about 200 μm. Conductive traces 34, 44, and portions 44a, 44b of some embodiments of redistribution element 20 may have widths of about 40 μm or greater, and may be spaced apart from one another and from other conductive features (e.g., redistribution pads 36, 46 and/or connection pads 32, 42) by a distance of at least about 40 μm.
Turning now to
Redistribution element 20 may be fabricated by processes that are known in the art. Redistribution element 20 may comprise a conventional circuit board structure, which may include a substrate or substrate element 22 formed from a resin, such as BT resin, FR-4, or the like. Alternatively, conventional interposer substrate material, which may include a substrate 22 formed from a dielectric-coated semiconductor material, a thin layer of a ceramic material or glass, or the like, may comprise substrate 22 of redistribution element 20. In other embodiments, substrate 22 may comprise a flexible (e.g., polyimide) film.
Conductive planes 30 and 40 (
Once conductive planes 30 and 40 with defined features are present on opposite major surfaces of substrate 22, insulation layers 26 and 28 (insulation layer 28 is shown in
As shown in
While via holes 50 are being formed through intermediate connection pads 42 and underlying portions of substrate 22, another set of via holes 52 (
Known processes may be used to form via holes 50 and 52. Such processes include, but are not limited to, mask and etch processes, laser drilling, mechanical drilling, and the like.
Once via holes 50 and 52 have been formed, conductive material may be introduced therein to form conductive vias 54 and 56 (conductive vias are shown in
The resulting conductive vias 54 enable electrical communication between connection pads 42, which are in the outer conductive plane 30 (
Turning to
With returned reference to
Redistribution element 20 is aligned over semiconductor device 10 in such a way that bond pads 14 of semiconductor device 10 are exposed at locations that are laterally adjacent and proximate to corresponding connection elements 32, 42 of redistribution element 20. In the depicted embodiment, bond pads 14 are exposed through opening 24.
Redistribution element 20 may be adhered to surface 12 of semiconductor device 10 by any known, suitable technique. In some embodiments, an adhesive element 29 (not shown), such as a quantity of a suitable adhesive material or strip of material (e.g., polyimide, etc.) with adhesive material coating both major surfaces thereof, may secure insulation layer 28 of redistribution element 20 to surface 12 of semiconductor device 10. In other embodiments, an adhesive coating on an exposed surface of insulation layer 28 may secure redistribution element 20 to surface 12.
Once redistribution element 20 and semiconductor device 10 have been assembled and secured to one another, bond pads 14 of semiconductor device 10 that are exposed through opening 24 of redistibution element 20 may be electrically connected to corresponding connection pads 32, 42. More specifically, intermediate conductive elements 60 (
Additionally, an encapsulant material (e.g., a quantity of glob-top encapsulant material, a lower viscosity encapsulant material, etc.) may be introduced onto intermediate conductive elements 60 to protect the same and to complete the assembly of a chip-scale package 1 according to the present invention.
While
Although the foregoing description contains many specifics, these should not be construed as limiting the scope of the present invention, but merely as providing illustrations of some embodiments. Similarly, other embodiments of the invention may be devised which do not exceed the scope of the present invention. Features from different embodiments may be employed in combination. The scope of the invention is, therefore, indicated and limited only by the appended claims and their legal equivalents, rather than by the foregoing description. All additions, deletions and modifications to the invention as disclosed herein which fall within the meaning and scope of the claims are to be embraced thereby.
Corisis, David J., Chong, Chin Hui, Lee, Choon Kuan
Patent | Priority | Assignee | Title |
8486825, | Mar 03 2008 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming semiconductor device packages including a semiconductor device and a redistribution element, methods of forming redistribution elements and methods for packaging semiconductor devices |
8749050, | Mar 03 2008 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Redistribution elements and semiconductor device packages including semiconductor devices and redistribution elements |
Patent | Priority | Assignee | Title |
4434321, | Feb 09 1981 | DESIGN TO DISTRIBUTION LIMITED | Multilayer printed circuit boards |
4613891, | Feb 17 1984 | BELL TELEPHONE LABORATORIES, INCORPORATED, 600 MOUNTAIN AVE , MURRAY HILL, NJ 07974 A NY CORP | Packaging microminiature devices |
4700473, | Jan 03 1986 | Motorola Inc. | Method of making an ultra high density pad array chip carrier |
5404045, | Oct 19 1991 | NEC Electronics Corporation | Semiconductor device with an electrode pad having increased mechanical strength |
5790386, | Jun 24 1994 | International Business Machines Corporation | High I/O density MLC flat pack electronic component |
6091027, | Dec 19 1996 | Infineon Technologies AG | Via structure |
6528348, | Nov 30 1999 | SOCIONEXT INC | Semiconductor device having protruding electrodes higher than a sealed portion |
6532651, | May 04 1999 | Matsushita Electric Industrial Co., Ltd. | Circuit board and method of manufacturing the same |
6707140, | May 09 2000 | National Semiconductor Corporation | Arrayable, scaleable, and stackable molded package configuration |
6710246, | Aug 02 2002 | National Semiconductor Corporation | Apparatus and method of manufacturing a stackable package for a semiconductor device |
7015587, | Sep 07 2004 | National Semiconductor Corporation | Stacked die package for semiconductor devices |
7030317, | Apr 13 2005 | BorgWarner US Technologies LLC | Electronic assembly with stacked integrated circuit die |
7045396, | Dec 16 1999 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Stackable semiconductor package and method for manufacturing same |
7420270, | Jul 18 2005 | Samsung Electronics Co., Ltd. | Tape wiring substrate and chip-on-film package using the same |
7683741, | Nov 07 2007 | Intel Corporation | Package for suppressing spurious resonance in an FBAR |
7816777, | Jan 06 2006 | COLLABO INNOVATIONS, INC | Semiconductor-element mounting substrate, semiconductor device, and electronic equipment |
20030155638, | |||
20040020690, | |||
20040211589, | |||
20070246811, | |||
EP818752, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 07 2008 | CORISIS, DAVID J | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020834 | /0233 | |
Apr 08 2008 | HUI, CHONG CHIN | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020834 | /0233 | |
Apr 08 2008 | KUAN, LEE CHOON | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020834 | /0233 | |
Apr 21 2008 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 038669 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 043079 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 038954 | /0001 | |
Jun 29 2018 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 047243 | /0001 | |
Jul 03 2018 | MICRON SEMICONDUCTOR PRODUCTS, INC | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 03 2018 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | MICRON SEMICONDUCTOR PRODUCTS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050937 | /0001 |
Date | Maintenance Fee Events |
Mar 18 2015 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 21 2019 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Mar 28 2023 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 04 2014 | 4 years fee payment window open |
Apr 04 2015 | 6 months grace period start (w surcharge) |
Oct 04 2015 | patent expiry (for year 4) |
Oct 04 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 04 2018 | 8 years fee payment window open |
Apr 04 2019 | 6 months grace period start (w surcharge) |
Oct 04 2019 | patent expiry (for year 8) |
Oct 04 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 04 2022 | 12 years fee payment window open |
Apr 04 2023 | 6 months grace period start (w surcharge) |
Oct 04 2023 | patent expiry (for year 12) |
Oct 04 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |