An insulated metal substrate composite has a patterned conductive layer on one surface and receives one or more electrodes of MOSFETs or other die on the patterned segments which lead to the edge of the IMS. The outer periphery of the IMS is cupped or bent to form a shallow can with two or more die fixed to and thermally coupled to the flat web of the can while electrodes on the die surfaces thermally coupled to the web of the can lead to terminals on the rim of the can which are coplanar with the bottom surfaces of the die. The electrodes can be externally or internally connected to form a half bridge circuit.
|
18. A package for copacking at least two semiconductor dies, said package comprising:
a composite structure including a relatively thick electrically conductive metallic layer, a relatively thin electrically conductive patterned layer having at least first and second spaced segments, and a thin electrically insulating dielectric layer which bonds one surface of said patterned layer to one surface of said metallic layer, wherein peripheral edges of said composite structure include a rim which is downwardly bent in a direction perpendicular to a remaining flat central web thereof to define a flat cup shape;
said first and second spaced segments extending to opposite edges of said composite structure to define first and second terminals of said package; and
third and fourth terminals of said package disposed on said first and second semiconductor dies, respectively, and being coplanar with said rim of said composite structure;
said at least two semiconductor dies being closely thermally coupled to said metallic layer through said dielectric layer.
1. A package for copacking at least two semiconductor dies which each have parallel first and second surfaces and respective solderable first and second electrodes on said first and second surfaces; said package comprising:
a composite structure including a relatively thick electrically conductive metallic layer, a relatively thin electrically conductive patterned layer having at least first and second spaced segments, and a thin electrically insulating dielectric layer which bonds one surface of said patterned layer to one surface of said metallic layer, wherein peripheral edges of said composite structure include a rim which is downwardly bent in a direction perpendicular to a remaining flat central web thereof to define a flat cup shape;
said first electrodes of said at least two semiconductor dies being electrically connected to said first and second spaced segments;
said second electrodes of said at least two semiconductor dies being substantially coplanar;
said first and second spaced segments extending to opposite edges of said composite structure to define first and second terminals of said package;
said second electrodes defining at least third and fourth terminals for said package;
said at least two semiconductor dies being closely thermally coupled to said metallic layer through said dielectric layer.
2. The package of
4. The package of
5. The package of
6. The package of
7. The package of
9. The package of
10. The package of
11. The package of
14. The package of
15. The package of
16. The package of
17. The package of
19. The package of
20. The package of
|
This application claims the benefit of U.S. Provisional Application No. 60/732,625, filed Nov. 2, 2005, the entire disclosure of which is incorporated by reference herein.
This invention relates to semiconductor devices and more specifically relates to a novel package for semiconductor devices.
U.S. Pat. No. 6,624,522 (IR-1830) shows a semiconductor package known by the trademark Direct FET, a trademark of the International Rectifier Corporation, in which semiconductor die are contained within a conductive clip or flat cup with one surface of the die connected to the interior surface of the clip and with the opposite surface and its electrodes generally coplanar with the bottom of the clip so that it can be conductively fastened to a support circuit board. The clip itself may be a contact for electrodes of the die connected to the interior of the clip, with all device electrodes being available for connection to the contact patterns of the flat circuit board.
It is frequently desirable to copack plural die in such a package, for example, to form a half-bridge topology in a single package for such applications as a synchronous buck converter, lighting controls, class D audio circuits and the like.
It would be very desirable to house MOSFETs 20 and 21 in a single common housing, schematically shown by dotted rectangle 22, with the 5 terminals accessible for easy connection to the terminals of a flat circuit board as by soldering or conductive cements, or the like. The circuit board may be of any desired material, such as IMS, DBC, FR4 or the like. The shape of the board can be any shape desired.
By copacking the two MOSFETs 20 and 21 (or any other circuit component) customer part count is reduced and parasitic inductance and resistance is reduced.
The present Direct FET package format only allows for copackaged die with a common drain at the node between the die. Thus it is not suitable for a half bridge circuit such as that of
Consequently, copacks without a common drain have required wire bonded packages such as the SO-8, or the 5 lead TO-220 packages. See for example, U.S. Pat. No. 7,095,099 (IR-2613). These, however, will have a higher inductance and higher RDSON than a copack in a Direct FET package and have poorer thermal performance than that of the Direct FET packages.
It is very desirable to be able to employ the Direct FET type package for copacked FETs without a common drain connection and without the need for wire bonds or special clips, or the formation of a patterned insulation layer inside the can or clip to insulate at least one of the FET terminals from the conductive clip.
An insulated metal substrate (IMS) or any other composite substrate which can be stamped or formed to a clip shape is employed for the housing clip. The IMS substrate is comprised of a relatively thick conductive copper or aluminum layer with a thin dielectric layer bonded to one surface and a thin conductive layer bonded to the opposite surface of the thin dielectric layer. The thin conductive layer is thin enough to be easily patterned by conventional etch techniques. Thus, the conductive layer can be patterned to form tracks to interconnect plural MOSFET die electrodes or to carry the electrodes to suitable terminal locations on the rim of the clip. The IMS board is constructed and shaped, as by stamping, to bend it at its edges to form the Direct FET package type clip edge which is coplanar with the MOSFET die electrodes at the open bottom of the clip for easy connection to the cooperating patterns on a circuit board. The board can be shaped before or after the desired track pattern is formed in the thin conductive layer. The die attach to the clip interior can be made by nozzle dispensed solder paste or conductive epoxy; by an anisotropic conducting film (ACF) or by any other desired technique. If desired, the composite can be formed of the known Direct FET type can shown in U.S. Pat. No. 6,677,669 above, with a dielectric coating on its interior and a patternable conductive layer on the dielectric coating.
Other methods of manufacturing the composite substrate are available. For example, a thin, flexible circuit board having patterned traces can be laminated or adhered to the inside of a prestamped lead frame.
The drain, source and gate contacts of each die can be mounted in a variety of ways, and the conductive tracks formed inside the can are appropriately adjusted.
In one embodiment, the source and gate of each of the MOSFETs face the inside of the shallow flat “can” and are connected to respective tracks which lead to outer terminal contacts. Thus, the source and gate contact terminals are on the rim of the can and the drain contacts of each die are on the free surfaces of the die suspended from the can. All terminals are coplanar and can be interconnected as desired in the circuit board receiving the terminals. Of course, the die are closely thermally connected to the relatively thick conductor of the composite can structure.
The benefit of this arrangement of electrodes is that it permits mounting of smaller die in the package than a customer could otherwise handle in their conventional pick-and-place and soldering operations. This is a consequence of being able to achieve higher placement accuracy and process control in forming the solder joints.
Second, removing the substrate as the switch node in the half bridge will reduce EMI noise generated by the package and also isolates any heat sink placed on the package from any live terminal.
It is of course possible to connect the source of the high side FET to the drain of the low side FET by inverting one of the die, and connecting the source and drain terminals to the conductive substrate of the IMS.
The benefits of the novel invention are:
Referring first to
In accordance with the invention, FETs 20 and 21 are copacked in the common housing 22, which is a Direct FET style housing as will be described.
Each of MOSFETs 20 and 21 can have any desired structure and topology and can be planar or trench type devices. More specifically. They can be any type of MOSgated device including IGBTs. Further, the die may be silicon-based or III Nitride heterojunction (GaN) type devices. Such devices may also be lateral power devices.
The novel package 22 for containing die 20 and 21 (or other semiconductor die) is shown in
Referring to
Composite 50 is formed of a first relatively thick conductive layer 51 of copper or aluminum or the like, a thin dielectric film 52 bonded ot one surface of layer 51 and a thin conductive layer 53 which can be patterned as desired and which is bonded to the opposite surface of dielectric 52. The conductive layer 53 is very well thermally coupled to layer 51 through the very thin film 52.
It should be noted that the composite 50 of
The thin conductive layer 53 is patterned, as by etching to form any desired conductive trace pattern, such as trace segments 70, 71, 72 and 73 in
Further, the patterns can be formed, either before or after the composite is stamped to shape as in
Thereafter a solder paste or conductive epoxy or the like is dispensed on the die attach locations on the traces, and the die 20 and 21 are located as desired, as shown in
The solder paste connecting the electrodes to the conductive traces is then reflowed. A high melting solder is used since it must not reflow when attaching the component to a support board such as support board 90 in
Note that all contacts at the open bottom of the composite are coplanar. Thus in
Similarly in
It should be specifically noted that the die 40 of
It is to be further noted that the above process can be used to simultaneously process a large number of packages on a common composite and, after an underfill operation if desired, and electrical test, the large area composite can be singulated into separate packages.
Patent | Priority | Assignee | Title |
8148815, | Oct 13 2008 | Intersil Americas, Inc. | Stacked field effect transistor configurations |
8436429, | May 29 2011 | Alpha & Omega Semiconductor, Inc. | Stacked power semiconductor device using dual lead frame and manufacturing method |
8508052, | Dec 23 2008 | INTERSIL AMERICAS LLC | Stacked power converter structure and method |
9536800, | Dec 07 2013 | Semiconductor Components Industries, LLC | Packaged semiconductor devices and methods of manufacturing |
Patent | Priority | Assignee | Title |
5639990, | Jun 05 1992 | Mitsui Chemicals, Inc | Solid printed substrate and electronic circuit package using the same |
6624522, | Apr 04 2000 | Infineon Technologies Americas Corp | Chip scale surface mounted device and process of manufacture |
6677669, | Jan 18 2002 | Infineon Technologies Americas Corp | Semiconductor package including two semiconductor die disposed within a common clip |
7095099, | Nov 12 2003 | Infineon Technologies Americas Corp | Low profile package having multiple die |
20030137040, | |||
20040169266, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 02 2006 | International Rectifier Corporation | (assignment on the face of the patent) | / | |||
Nov 14 2006 | PAVIER, MARK | International Rectifier Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018730 | /0167 | |
Nov 14 2006 | BUSHNELL, DAVID | International Rectifier Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018730 | /0167 | |
Oct 01 2015 | International Rectifier Corporation | Infineon Technologies Americas Corp | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 046612 | /0968 |
Date | Maintenance Fee Events |
Jul 03 2015 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jun 24 2019 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 21 2023 | REM: Maintenance Fee Reminder Mailed. |
Feb 05 2024 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jan 03 2015 | 4 years fee payment window open |
Jul 03 2015 | 6 months grace period start (w surcharge) |
Jan 03 2016 | patent expiry (for year 4) |
Jan 03 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 03 2019 | 8 years fee payment window open |
Jul 03 2019 | 6 months grace period start (w surcharge) |
Jan 03 2020 | patent expiry (for year 8) |
Jan 03 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 03 2023 | 12 years fee payment window open |
Jul 03 2023 | 6 months grace period start (w surcharge) |
Jan 03 2024 | patent expiry (for year 12) |
Jan 03 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |