A semiconductor device with vertical current flow includes a body having a substrate made of semiconductor material. At least one electrical contact on a first face of the body. A metallization structure is formed on a second face of the body, opposite to the first face. The metallization structure is provided with metal vias, which project from the second face within the substrate so as to form a high-conductivity path in parallel with portions of said substrate.
|
1. A semiconductor device, comprising:
a body portion including a substrate of semiconductor material, the body portion having a first surface and a second surface opposite the first surface, and at least one active region of an electronic component being formed in the body portion between the first surface and the second surface;
a first contact formed on the first surface of the body portion to contact at least one of the active regions;
a conductive structure formed on the second surface of the body portion, the conductive structure including conductive vias extending within the substrate of semiconductor material of the body portion partially from the second surface towards the first surface; and
a second contact formed on the conductive structure such that during operation of the semiconductor device current flows between the first and second contacts through a current path formed by the conductive vias and portions of the substrate surrounding the conductive vias.
7. An integrated circuit, comprising:
a body portion including a semiconductor substrate and having a first surface and a second surface opposite the first surface;
a plurality of electronic components including active regions formed in the semiconductor substrate between the first surface and the second surface;
a plurality of contacts formed on the first surface of the body portion, each contact being formed to contact the active regions of the electronic components;
a metallization structure formed on the second surface of the body portion, the metallization structure including metal vias including at least one metal layer and the metal vias extending within the semiconductor substrate of the body portion from the second surface towards the first surface without traversing completely the distance between the first and second surfaces of the semiconductor substrate;
a contact formed on the metallization structure; and
a package encapsulating the body portion, the package including electrodes that are electrically coupled to the contacts.
9. An integrated circuit, comprising:
a body portion including a semiconductor substrate and having a first surface and a second surface opposite the first surface;
a plurality of electronic components including active regions formed in the semiconductor substrate between the first surface and the second surface;
a plurality of contacts formed on the first surface of the body portion, each contact being formed to contact the active regions of the electronic components;
a metallization structure formed on the second surface of the body portion, the metallization structure including metal vias including at least one metal layer and the metal vias extending within the semiconductor substrate of the body portion from the second surface towards the first surface without traversing completely the distance between the first and second surfaces of the semiconductor substrate;
a contact formed on the metallization structure, wherein the metal vias and portions of the semiconductor substrate surrounding the metal vias together form a portion of a current path that provides current flow between the contact on the metallization structure and the contacts on the first surface of the body portion during operation of the electronic components; and
a package encapsulating the body portion, the package including electrodes that are electrically coupled to the contacts.
2. The semiconductor device of
3. The semiconductor device of
4. The semiconductor device of
5. The semiconductor device of
8. The integrated circuit of
|
The present application claims the benefit of Italian Patent Application No. TO2006A 000329, filed May 5, 2006, which application is incorporated herein by reference in its entirety.
Embodiments relate to a semiconductor device with vertical current flow and low substrate resistance and to a manufacturing process thereof.
It is known that, in semiconductor devices with vertical current flow (for example, bipolar transistors and field-effect transistors, IGBTs, Schottky diodes, and junction diodes), the maximum current in the conduction state is limited by the so-called active-state resistance (or ON resistance) present between the conduction terminals.
The ON resistance, which obviously is ideally minimized, is determined by the sum of various contributions, associated with the different structures that form the device.
The ON resistance is determined in part by the package (electrodes 4, 5, wires and/or jumpers 9, contacts), in part by the active structures 7 and in part by parasitic resistances of the substrate 6, of the rear-metallization layer 10, of the bonding layer 11 and of the corresponding interfaces. The development of innovative constructional solutions has enabled in recent times a substantial reduction in the resistance of the active structures 7. In the same way, the pressing need of reducing power consumption and of miniaturizing the components to be able to incorporate them in increasingly sophisticated portable apparatuses has accelerated the development also of the packages both from the standpoint of the overall dimensions and from the electrical standpoint, reducing further the ON resistance.
Especially in some relatively low-voltage (20-30 volts) applications, increasing importance is associated with the contributions of the parasitic substrate resistance, of the contact interface with the rear-metallization layer 10 and, to a lesser extent, of the resistance of the rear-metallization layer 10 itself and of the bonding layer 11. On the one hand, then, it would be desirable to decrease the contribution of the structures listed above to the ON resistance. On the other hand, the parasitic substrate resistance, which has a determining weight, depends basically upon the thickness of the substrate 5, which cannot be reduced beyond a certain limit (approximately 100 μm). Otherwise, in fact, the substrate 5 would lose its mechanical function of support both during machining of the semiconductor wafers and after cutting and separation of the devices produced, and the risk of collapse of the structures would be too high.
Embodiments of the present disclosure reduce parasitic substrate resistance.
According to various embodiments, a semiconductor device with vertical current flow and a process for fabrication of such a device are provided.
For a better understanding of the disclosure, some embodiments thereof are now described, purely by way of non-limiting example and with reference to the attached drawings, wherein:
The following discussion is presented to enable a person skilled in the art to make and use the embodiments described in the present disclosure. Various modifications to the embodiments will be readily apparent to those skilled in the art, and the generic principles herein may be applied to other embodiments and applications without departing from the spirit and scope of the present disclosure. Thus, the embodiments described in the present disclosure are not intended to be limited to the embodiments shown, but are to be accorded the widest scope consistent with the principles and features disclosed herein.
Next (
A hard mask 33 having openings 36 (
The substrate 21 is then anisotropically etched to open trenches 38 with rectangular cross section through the openings 36 of the hard mask 33, as shown in
After removing the hard mask 33 (
The semiconductor wafer 20 has at this point electrical contacts both on the front face 20a (source contacts 30 and one gate contact 31) and on the rear face 20b (rear-metallization structure 40).
Next (
Finally, each die 45 is encapsulated in a package 46 to obtain the structure shown in
In the MOS transistor 23 described, the resistance components due the substrate 21 and to the interface between the substrate 21 itself and the metallization structure 40 are advantageously reduced. In practice, in fact, the metal vias 41 define a high-conductivity path in parallel to portions of the substrate 21, thus markedly reducing the resistance thereof. For reasons of clarity, reference may be made to the equivalent electrical circuit shown in
a first contribution, represented by a first resistor 50, is due to a continuous portion of the substrate 21, comprised between the epitaxial layer 23 and the top of the metal vias 41;
a second contribution, represented by second resistors 51, is due to portions of the substrate 21 comprised between metal vias 41; and
a third contribution, represented by third resistors 52, is due to the metal vias 41.
Associated with the first resistor 50 is a resistance R0 given by:
where ρSUB is the resistivity of the substrate 21, and AT is the total area of the rear face 20b of the die 45.
The resistance values as a whole associated with the second resistors 51 and the third resistors 52, designated respectively by R1 and R2, are instead given by:
where ρV is the resistivity of the metal vias 41, and AV is the portion of the total area AT occupied thereby (in the case described, AV≅=0.1 AT). The resistance value R2 associated with the third resistors 52 (metal vias 41) is decidedly lower than the resistance value R1 associated with the second resistors 51 (portions of the substrate 21 arranged in parallel to the metal vias 41). The resistivity ρV of the metal vias 41 is in fact normally at least two orders of magnitude lower than the resistivity ρSUB of the substrate 21.
The total resistance RT is then given by
RT=R0(R1/R2)≅R0+R2 (4)
which is smaller than the resistance that the (continuous) substrate 21 would have in the absence of the metal vias 21.
As illustrated in the graph of
Also the resistance associated with the interface between the substrate 21 and the rear-metallization structure 40 is reduced because the presence of the metal vias 41 increases considerably the surface of contact between them. A further advantage deriving from the increase in the surface of contact between semiconductor structures and metallic structures is the better capacity for dissipating the heat produced during operation of the MOS transistor 23.
Another advantage lies in that the metal vias 41 do not require being aligned to the active structures provided in the epitaxial layer 22. Production is thus simplified.
In accordance with a third embodiment (illustrated in
According to a fourth embodiment (
A fifth embodiment is shown in
A sixth embodiment will be described hereinafter, with reference to
In this case, a semiconductor wafer 120 initially comprises a substrate 121 and an epitaxial layer 122. By conventional steps of fabrication of semiconductors, a front face 120a of the semiconductor wafer 120, where also the epitaxial layer 122 is found, is processed to obtain a front portion of a MOS transistor 123 with vertical current flow, herein illustrated only schematically. In particular, the front portion of the MOS transistor 123 comprises: an annular source region 125; a body region 126, which is also annular, is formed in the epitaxial layer 122, and accommodates the source region 125; a gate region 127, separated from the epitaxial layer 122 by a gate-oxide region 128 and, moreover, partially overlapping the source region 125 and the body region 126; a protective layer 129, coating the epitaxial layer 122 and the gate region 128; source contacts 130 and gate contacts 131, passing through the protective layer 129 and projecting on the front face 120a of the semiconductor wafer 120.
As shown in
After removing the hard mask 133 (
Next (
Then (
Finally, each die 145 is encapsulated in a package 146 to obtain the structure shown in
Finally, it is evident that modifications and variations can be made to the device and process described herein, without thereby departing from the scope of the present disclosure, as defined in the annexed claims. In particular, embodiments can be exploited for making any type of semiconductor device with vertical current flow, such as, in particular, JFETs, bipolar transistors, IGBTs, Schottky diodes, and junction diodes.
Semiconductor devices formed according to embodiments can be included in a variety of different types of integrated circuits. These integrated circuits may, in turn, be contained in a variety of different types of electronic systems, such as control systems, embedded systems, computer systems, and so on.
From the foregoing it will be appreciated that, although specific embodiments have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the described embodiments.
Magri′, Angelo, Marino, Antonio Damaso Maria
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6225674, | Apr 02 1999 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Semiconductor structure and method of manufacture |
6768201, | Feb 17 2003 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
20010002733, | |||
20010005057, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 07 2007 | STMicroelectronics S.r.l. | (assignment on the face of the patent) | / | |||
Jun 08 2007 | MAGRI, ANGELO | STMICROELETRONICS S R L | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 019702 | /0907 | |
Jun 08 2007 | MARINO, ANTONI DAMASO MARIA | STMICROELETRONICS S R L | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 019702 | /0907 |
Date | Maintenance Fee Events |
Jun 26 2015 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jun 24 2019 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jun 20 2023 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jan 24 2015 | 4 years fee payment window open |
Jul 24 2015 | 6 months grace period start (w surcharge) |
Jan 24 2016 | patent expiry (for year 4) |
Jan 24 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 24 2019 | 8 years fee payment window open |
Jul 24 2019 | 6 months grace period start (w surcharge) |
Jan 24 2020 | patent expiry (for year 8) |
Jan 24 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 24 2023 | 12 years fee payment window open |
Jul 24 2023 | 6 months grace period start (w surcharge) |
Jan 24 2024 | patent expiry (for year 12) |
Jan 24 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |