A method of implementing a discrete component in an integrated circuit package is described. The method includes steps of coupling the discrete component to a surface of a substrate of the integrated circuit package, coupling an integrated circuit die to the surface of the substrate, applying a first epoxy material, and applying a second epoxy material to the discrete component, where the first epoxy material is different from the second epoxy material.
|
1. An integrated circuit package comprising:
a substrate, wherein the substrate includes a plurality of relief openings;
an integrated circuit die coupled to the substrate;
a plurality of discrete components coupled to the substrate;
a first epoxy material;
a second epoxy material different from the first epoxy material; and
a lid coupled to the substrate, wherein the lid encloses the integrated circuit die and the plurality of discrete components,
wherein:
the first epoxy material underfills each of the plurality of discrete components, and the second epoxy material is formed in a plurality of second-epoxy structures, and each of the second-epoxy structures seals an outer portion of a respective one of the plurality of discrete components; and
a first discrete component of the plurality of discrete components has at least one terminal coupled to a signal terminal of the integrated circuit die.
7. A method of implementing a discrete element in an integrated circuit package, the method comprising:
coupling a plurality of discrete elements to a surface of a substrate;
coupling an integrated circuit die to the surface of the substrate;
coupling a terminal of a first discrete element of the plurality of discrete elements to a signal terminal of the integrated circuit die;
applying a first epoxy material as underfill of the plurality of discrete elements;
applying a second epoxy material different from the first epoxy material to outer portions of the plurality of discrete elements, the second epoxy material forming a plurality of second-epoxy structures that seal the outer portions of the plurality of discrete elements; and
coupling a lid to the substrate, wherein the lid encloses the integrated circuit die and the plurality of discrete elements, and wherein the substrate includes a plurality of relief openings.
13. A method of implementing an integrated circuit (IC) package having a plurality of discrete elements, the method comprising:
positioning a flip chip die having a plurality of solder bumps on a surface of a substrate, wherein the substrate includes a plurality of relief openings;
positioning the plurality of discrete elements on the surface of the substrate;
coupling a terminal of a first discrete element of the plurality of discrete elements to a signal terminal of the integrated circuit die;
reflowing the plurality of solder bumps of the flip chip die and terminals of the plurality of discrete elements;
applying a first epoxy material as underfill of the plurality of discrete elements;
applying a second epoxy material different from the first epoxy material to outer portions of the plurality of discrete elements, the second epoxy material forming a plurality of second-epoxy structures that seal the outer portions of the plurality of discrete elements; and
coupling a lid to the substrate, wherein the lid encloses the integrated circuit die and the discrete elements.
2. The integrated circuit package of
3. The integrated circuit package of
5. The integrated circuit package of
6. The integrated circuit package of
a second discrete component of the plurality of discrete components has at least one terminal coupled with a power terminal of the integrated circuit die.
8. The method of
9. The method of
10. The method of
11. The method of
12. The method of
14. The method of
15. The method of
16. The method of
17. The method of
|
The present application relates generally to an integrated circuit, and in particular, to a method of implementing a discrete element in an integrated circuit package.
As the integrated circuit (IC) technologies continue to evolve, packaging requirements will continue to pose challenges. For example, shrinking in process technology, design integration, such as system on a chip, power consumption, and higher pin density may challenge the package design on an IC. A ball grid array (BGA) is an advanced IC package that includes a substrate having conductive contact pads on the bottom for coupling an IC die with a printed circuit board (PCB). A wire bond BGA package includes an IC die having input/output (I/O) pads which are bonded to conductive contact pads on the surface of the substrate by way of wire bonds. In contrast, a flip chip BGA package includes an IC die having I/O pads which are directly bonded to the substrate using solder bumps. Unlike in a wire bond BGA package, the IC die having the solder bumps is flipped over and placed face down in a flip chip BGA package, with the solder bumps connecting directly to corresponding conductive contact pads on the top surface of the substrate. The contact pads on the bottom of the substrate of either type of package may be soldered to a PCB of a system.
Flip chip packages are particularly useful with ICs having a large number of pins, such as programmable logic devices (PLDs). A PLD is an IC designed to be programmed or configured by a user so that the user may implement any design of their choice. One type of PLD is a field programmable gate array (FPGA). In a typical FPGA, an array of configurable logic blocks (CLBs) is coupled to programmable input/output blocks (IOBs). The CLBs and IOBs are interconnected by a hierarchy of programmable routing resources. These CLBs, IOBs, and programmable routing resources are customized by loading a configuration bitstream, typically from off-chip memory, into configuration memory cells of the FPGA.
However, as the density, complexity, and the amount of circuitry for a given IC continues to increase, the noise associated with such IC continues to increase. Also, such ICs are being utilized in many applications that require multiple I/O standards support, which may require additional passive components, such as capacitors and resistors to meet such standards. These requirements are a particular problem in a PLD due to the switching noise of digital circuits, high density of interconnect lines, and the high package pin count. For instance, in order for the circuit to operate properly, it is important to effectively control noise generated internally from digital switching. One way to control such noise is through the use of decoupling capacitors. In an example, the IC package 100 of
In one example, the IC package 100 of
Therefore, there is a need for an improved method and implementation of discrete component on a substrate of an IC package, such as a discrete capacitor or resistor that meets performance and quality criteria of the IC design.
According to an embodiment of the present invention, an integrated circuit package including a substrate, a discrete component, an integrated circuit die, a first epoxy, and a second epoxy is described. The integrated circuit die and the discrete component are coupled to a surface of the substrate. The first epoxy material and the second epoxy material are applied to the discrete component, where the first epoxy material and the second epoxy material encase the discrete component.
According to another embodiment of the present invention, a method of implementing a discrete element in an integrated circuit package is described. The method include the steps of coupling a discrete element to a surface of a substrate of the integrated circuit package, coupling an integrated circuit die to the surface of the substrate, applying a first epoxy material to the discrete element, and applying a second epoxy material to the discrete element, where the first epoxy material and the second epoxy material encase the discrete element.
As discussed above,
In an IC package, discrete components, such as capacitors and resistors, may be placed on periphery of the substrate, and as close to the IC die as possible to maximize the effectiveness of such components. In general, the close proximity described above may be needed to reduce inductance of the conductor wire used for coupling, thereby improving performance of the IC.
IC package 100 may be fabricated using known methods to encapsulate the IC die 104 and the components 106 and 108. For example, underfill 206, which may be an epoxy material, is applied to the IC die 104 to protect the solder bumps 201 from exposure to solvents and moisture. In another example, an epoxy material applied to the capacitors 106 and 108 partially protects terminals of the capacitors from exposure to solvents and moisture. The epoxy material 207 can be applied to the components 106 and 108 that may cover an exposed portion of the components, where the exposed portion of the components is the top side of the components and their terminals. In an example, component 108 of
Other methods of encapsulating an IC die and discrete components coupled to a substrate of an IC package may include hermetically sealing the IC package, eliminating the possibility of exposing the IC die and the discrete components to solvents and moisture. However, there are disadvantages in utilizing such methods. For example, special package design and materials may be needed, the hermetically sealed IC package may have a poor thermal performance, and/or an increase in manufacturing cost may be prohibitive in manufacturing the IC package. Therefore, an alternative method as described in connection with
The underfill jetting process offers a high degree of control and faster dispensing (e.g., less time is needed for dispensing materials) over other methods. Other underfill dispensing methods may include the use of an auger or linear positive displacement pump with a needle to apply the underfill around an IC die, such as a flip chip die. Also, jetting offers the ability to make patterns with materials, such as epoxies, and in some cases can be directed at an angle to dispense epoxies that are not possible with conventional methods. The underfill jetting process has been used mainly on IC dice and system level dispensing of epoxies including different viscosities. In some embodiments, the underfill jetting process may be used in applying epoxies, such as the first epoxy 310. Note that other techniques for applying an underfill layer to a discrete component may be used in accordance with embodiments of the present invention.
In an example, the first epoxy 310 may have a viscosity that allows the epoxy to flow under the component 305 and seal the underside or inner side portion of the component 305 including terminals 313 and the solder bumps 312. The underfill jetting method may be used to dispense a second epoxy 311 to seal the outer or top side of the component 305. The second epoxy 311 may have different properties than the first epoxy, for example, viscosity and/or thermal conductivity. For instance, the second epoxy may be more viscous than the first epoxy material (e.g., the first epoxy may be more fluid than the second epoxy). In another example, the first epoxy and the second epoxy may have similar properties, such as both epoxies may be thermally conductive. In general, the first epoxy and the second epoxy may be any available materials that are utilized for various packaging processes. For example, the first epoxy may be underfill with fine filler size material, and the second epoxy material may be high viscosity thermoset epoxy material.
At step 430, a first epoxy may be applied or dispensed to the discrete element, where the first epoxy has a first viscosity. In an example, the first epoxy may be an underfill applied to the discrete element by a way of jetting. The first epoxy may seal the underside of the discrete element including inner portion of terminals of the discrete element. At step 440, a second epoxy may be applied to the discrete element, where the second epoxy may have a second viscosity. For instance, the viscosity of the second epoxy may be more viscous than the viscosity of the first epoxy. The second epoxy may seal an outer portion of the discrete component including the terminals of the discrete element. In an embodiment of the present invention, the first and the second epoxies may seal the discrete element from exposure to solutions, such as solvents and moisture. For example, an IC package may include discrete elements (e.g., capacitors, resistors, etc.) attached to a substrate, where the discrete elements are not sealed with epoxies. Exposing such IC package to solutions (e.g., water, corrosive solvents, etc.), relief openings of the substrate may allow the solutions to penetrate the cavity of the IC package and exposing terminals of the discrete components to the solutions. The exposure to solutions may degrade performance of the IC, if the terminals of the discrete components are affected by solutions (e.g., increased contact resistance). In some cases, prolonged exposure to solvents may cause the terminals of the discrete elements to electrically decouple from the substrate of the IC package. In such events, the IC may fail to function properly.
In some instances, a lid may be attached to the substrate enclosing the IC die and the discrete element forming the IC package. For example, an adhesive may be applied to the perimeter of the substrate allowing the lid to adhere to the substrate and sealing the edges. Other methods of attaching a lid to a substrate, such as soldering, may be utilized to form the IC package and in some instances a lid may not be included. The methods steps described above may be performed in any order.
The methods described above provide a number of advantages over conventional designs. For example, the positioning of components such as decoupling capacitors in close proximity to the IC die may provide better electrical performance due to shorter conductive paths between the decoupling capacitors and the power/ground bumps of the IC die. The methods also provide an improved packaging efficiency by reducing requirements of placing components, such as capacitors on the PCB of the system, thereby reducing area requirements for the system while improving the overall performance of the system.
It can therefore be appreciated that new methods of implementing a capacitor on an integrated circuit package has been described. It will be appreciated by those skilled in the art that numerous alternatives and equivalents will be seen to exist which incorporate the disclosed invention. As a result, the invention is not to be limited by the foregoing embodiments, but only by the following claims.
Further, epoxies and other components other than those described herein can be used to implement the invention. In an example, a number of well known epoxy materials may be used in the process of jetting the underfill. Moreover, some components are shown in certain location of the IC package, while others may be distributed according to the design specification. In each instance the methods of applying epoxies with different viscosities to discrete component of an IC package may establish some desired quality and reliability to the IC package.
Murali, Venkatesan, Joshi, Mukul
Patent | Priority | Assignee | Title |
10431382, | Aug 31 2015 | Apple Inc.; Apple Inc | Printed circuit board assembly having a damping layer |
11456287, | Aug 28 2019 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structure and method of fabricating the same |
9027226, | Mar 27 2013 | BAE Systems Information and Electronic Systems Integration Inc. | Method for implementing prompt dose mitigating capacitor |
9406579, | May 14 2012 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Semiconductor device and method of controlling warpage in semiconductor package |
9596756, | Sep 06 2013 | Apple Inc.; Apple Inc | Electronic device with printed circuit board noise reduction using elastomeric damming and damping structures |
Patent | Priority | Assignee | Title |
3693252, | |||
4223069, | Feb 02 1978 | E. I. du Pont de Nemours and Company | Substrate with multi-layer nonstick coating |
5471027, | Jul 22 1994 | GLOBALFOUNDRIES Inc | Method for forming chip carrier with a single protective encapsulant |
5847951, | Dec 16 1996 | Dell USA, L.P. | Method and apparatus for voltage regulation within an integrated circuit package |
6259155, | Apr 12 1999 | GLOBALFOUNDRIES Inc | Polymer enhanced column grid array |
6710444, | Mar 21 2002 | Intel Corporation | Molded substrate stiffener with embedded capacitors |
6734539, | Dec 27 2000 | Lucent Technologies Inc.; Lucent Technologies Inc | Stacked module package |
6933613, | Jan 07 2003 | Kabushiki Kaisha Toshiba | Flip chip ball grid array package |
6946601, | May 28 2004 | VIA Technologies Inc. | Electronic package with passive components |
7095112, | Sep 19 2002 | Kabushiki Kaisha Toshiba | Semiconductor device, semiconductor package member, and semiconductor device manufacturing method |
7109578, | Dec 25 2003 | COLLABO INNOVATIONS, INC | Semiconductor device and electronic equipment using the same |
7242081, | Apr 24 2006 | Advanced Semiconductor Engineering Inc. | Stacked package structure |
7342298, | Mar 09 2004 | XILINX, Inc. | Metal lid with improved adhesion to package substrate |
7569918, | May 01 2006 | Texas Instruments Incorporated | Semiconductor package-on-package system including integrated passive components |
7679177, | Sep 21 2007 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Integrated circuit packaging system with passive components |
7772046, | Jun 04 2008 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Semiconductor device having electrical devices mounted to IPD structure and method for shielding electromagnetic interference |
7791192, | Jan 27 2006 | XILINX, Inc. | Circuit for and method of implementing a capacitor in an integrated circuit |
7855100, | Mar 31 2005 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Integrated circuit package system with an encapsulant cavity and method of fabrication thereof |
20040238934, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 31 2008 | JOSHI, MUKUL | Xilinx, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020477 | /0926 | |
Feb 06 2008 | XILINX, Inc. | (assignment on the face of the patent) | / | |||
Feb 06 2008 | MURALI, VENKATESAN | Xilinx, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020477 | /0926 |
Date | Maintenance Fee Events |
Aug 14 2015 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 14 2019 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jul 20 2023 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 14 2015 | 4 years fee payment window open |
Aug 14 2015 | 6 months grace period start (w surcharge) |
Feb 14 2016 | patent expiry (for year 4) |
Feb 14 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 14 2019 | 8 years fee payment window open |
Aug 14 2019 | 6 months grace period start (w surcharge) |
Feb 14 2020 | patent expiry (for year 8) |
Feb 14 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 14 2023 | 12 years fee payment window open |
Aug 14 2023 | 6 months grace period start (w surcharge) |
Feb 14 2024 | patent expiry (for year 12) |
Feb 14 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |