A semiconductor apparatus includes a reference voltage generation unit, a comparison voltage generation unit, and a calibration unit. The reference voltage generation unit is disposed in a reference die and configured to generate a reference voltage. The comparison voltage generation unit is disposed in a die stacked on the reference die and configured to generate a comparison voltage in response to a calibration control signal. The calibration unit is configured to compare a level of the reference voltage with a level of the comparison voltage and generate the calibration control signal.
|
7. A method for calibrating a semiconductor apparatus with a plurality of stacked dies, the method comprising:
selecting any one of the plurality of stacked dies as a reference die, and generating a reference voltage from the reference die; and
comparing a level of the reference voltage with levels of comparison voltages generated from the dies other than the reference die, and calibrating the levels of the comparison voltages to be substantially equal to the level of the reference voltage.
1. A semiconductor apparatus with a plurality of stacked dies, comprising:
a reference voltage generation unit disposed in a reference die and configured to generate a reference voltage;
a comparison voltage generation unit disposed in a die stacked on the reference die and configured to generate a comparison voltage in response to a calibration control signal; and
a calibration unit configured to compare a level of the reference voltage with a level of the comparison voltage and generate the calibration control signal.
2. The semiconductor apparatus according to
3. The semiconductor apparatus according to
4. The semiconductor apparatus according to
5. The semiconductor apparatus according to
6. The semiconductor apparatus according to
a voltage comparison unit configured to compare the level of the reference voltage with the level of the comparison voltage to generate a control signal; and
a calibration control unit configured to generate the calibration control signal in response to the control signal.
8. The method according to
9. The method according to
comparing the level of the reference voltage with the levels of the comparison voltages to generate a control signal; and
generating a calibration control signal, whose code values are varied in response to the control signal, and changing the levels of the comparison voltages.
|
The present application claims priority under 35 U.S.C. §119(a) to Korean Application No. 10-2009-0093574, filed on Sep. 30, 2009, in the Korean Intellectual Property Office, which is incorporated herein by reference in its entirety as if set forth in full.
1. Technical Field
The present invention relates to a semiconductor apparatus, and more particularly, to a semiconductor apparatus and a calibration method thereof.
2. Related Art
Semiconductor apparatuses, specifically memory apparatuses such as a dynamic random access memory (DRAM), are constantly required to be reduced in size and increased in capacity and performance. Accordingly, memory apparatuses are highly integrated and it is necessary to increase the capacity of a unit package to meet this requirement. From this need, technologies have been developed which increase the capacity of semiconductor apparatuses while packaging a plurality of chips into a single package. Furthermore, recent studies have been extensively conducted on three-dimensional (3D) package semiconductor apparatuses using a Through Silicon Via (TSV) technology in which a via passes through a plurality of stacked chips so that they can be electrically connected together.
The plurality of chips contained in a single package operates as a single semiconductor apparatus. Thus, characteristics of the respective chips with respect to process, voltage and temperature (PVT) variations must coincide with one another. However, due to constraints imposed by semiconductor fabrication processes for fabricating a large number of chips on a wafer, the stacked chips constituting a single semiconductor apparatus inevitably have varied characteristics from one another.
Various embodiments of the invention may provide a semiconductor apparatus and a calibration method thereof in which a plurality of stacked dies may have the substantially same characteristics are described herein.
In one embodiment of the present invention, a semiconductor apparatus with a plurality of stacked dies comprises: a reference voltage generation unit disposed in a reference die and configured to generate a reference voltage; a comparison voltage generation unit disposed in a die stacked on the reference die and configured to generate a comparison voltage in response to a calibration control signal; and a calibration unit configured to compare a level of the reference voltage with a level of the comparison voltage to generate the calibration control signal.
In another embodiment of the present invention, a method for calibrating a semiconductor apparatus with a plurality of stacked dies comprises: selecting any one of the plurality of dies as a reference die, generating a reference voltage from the reference die; comparing a level of the reference voltage with levels of comparison voltages generated from the dies other than the reference die, and calibrating the levels of the comparison voltages to be substantially equal to the level of the reference voltage.
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate various embodiments consistent with the invention and, together with the description, serve to explain the principles of the invention.
Advantages and characteristics of the present invention and a method for achieving them will be apparent with reference to embodiments described below in addition to the accompanying drawings. However, the present invention is not limited to the exemplary embodiments described below but may be implemented in various forms. Therefore, the exemplary embodiments are provided to enable those skilled in the art to thoroughly understand the teaching of the present invention and to completely inform the scope of the present invention and the exemplary embodiment is just defined by the scope of the appended claims. Throughout the specification, like elements refer to like reference numerals
Referring to
The first to fourth stacked dies 20 to 50 comprise first to fourth comparison voltage generation units 21, 31, 41 and 51, respectively. In
The calibration unit 100 compares the level of the reference voltage Vref with the levels of the first to fourth comparison voltages V1 to V4, and performs a calibration operation to make the first to fourth comparison voltages V1 to V4 have the substantially same level as the level of the reference voltage Vref. The calibration unit 100 comprises a voltage comparison unit 110 and a calibration control unit 120. The voltage comparison unit 110 compares the level of the reference voltage Vref with the levels of the first to fourth comparison voltages V1 to V4 to generate a control signal CTRL. The calibration control unit 120 generates the calibration control signals cal1<0:n−1> to cal4<0:n−1> in response to the control signal CTRL. The calibration control signals cal1<0:n−1> to cal4<0:n−1> may be multi-bit code signals. The control signal CTRL may be used to increase or decrease code values of the multi-bit calibration control signals cal1<0:n−1> to cal4<0:n−1>. The voltage comparison unit 110 may be configured with a general comparator circuit which compares the level of the reference voltage Vref with the levels of the is first to fourth comparison voltages V1 to V4 to generate the control signal CTRL. The calibration control unit 120 may be configured with a general counting circuit which increases or decreases the code values of the calibration control signals cal1<0:n−1> to cal4<0:n−1> in response to the control signal CTRL. As described above, the calibration unit 100 may be configured by adopting any conventional logic circuits for calibration operations.
Although the calibration unit 100 is shown to be disposed outside the dies 10 to 50 in
As a representative example, the operation of calibrating the first comparison voltage V1 is described below. The voltage comparison unit 110 of the calibration unit 100 compares the level of the reference voltage Vref generated from the reference voltage generation unit 11 with the level of the first comparison voltage V1 generated from the first comparison voltage generation unit 21 of the first stacked die 20. For example, when the level of the reference voltage Vref is higher than the level of the first comparison voltage V1, the voltage comparison unit 110 may generate the control signal CTRL which enables the calibration control unit 120 to decrease the code value of the first calibration control signal cal1<0:n−1>. On the other hand, when the level of the reference voltage Vref is lower than the level of the first comparison voltage V1, the voltage comparison unit 110 may generate the control signal CTRL which enables the calibration control unit 120 to increase the code value of the first calibration control signal cal1<0:n−1>. When the level of the first comparison voltage V1 is substantially equal to the level of the reference voltage Vref, the voltage comparison unit 110 may generate the control signal CTRL which enables the calibration control unit 120 not to change the code values of the first calibration control signals cal1<0:n−1> any more and maintains the determined code values. Therefore, the level of the first comparison voltage V1 is calibrated so that it becomes substantially equal to the level of the reference voltage Vref generated from the reference die 10. After the calibration operation is completed, the first calibration control signal cal1<0:n−1> for generating the first comparison voltage V1 substantially equal to the reference voltage Vref has information on skew between the reference die 10 and the first stacked die 20. Hence, the first calibration control signal cal1<0:n−1> may be used in a logic circuit comprised in the first stacked die 10 which is required to correct the skew with respect to the reference die 10. That is, the is skew between the reference die 10 and the first stacked die 20 may be corrected by the first calibration control signal cal1<0:n−1>.
The second to fourth comparison voltages V2 to V4 generated from the second to fourth stacked dies 30 to 50 may be calibrated to be substantially equal to the reference voltage Vref in the same manner as the case of the first comparison voltage V1. The above-described calibration operation is merely exemplary, and may be changed according to an adopted calibration scheme.
The second to fourth comparison voltage generation units 31, 41 and 51 have the same configuration as the first comparison voltage generation unit 21. However the difference from the first comparison voltage generation unit 21 is that the second to fourth calibration control signals cal2<0:n−1> to cal4<0:n−1> are applied to the second to fourth comparison voltage generation unit 31, 41 and 51, respectively.
The first to fourth comparison voltage generation units 21, 31, 41 and 51 are disposed in certain regions inside the first to fourth stacked dies 20, 30, 40 and 50 where the first to fourth comparison voltage generation units 21, 31, 41 and 51 are comprised, respectively, while corresponding to the region where the reference voltage generation unit 11 is disposed inside the reference die 10. Since the semiconductor apparatus 1 according to the embodiment is configured to reduce the skew and variation between the plurality of stacked dies comprised in the single package, the correction of the skew and variation between the circuits provided in the regions corresponding to the respective stacked dies is the most efficient method that can correct the skew and variation between the stacked dies.
In the semiconductor apparatus 1 according to one embodiment, the reference die 10 is selected among the stacked dies 10 to 50, and the level of the reference voltage Vref generated from the logic circuit disposed inside the reference die 10, that is, the reference voltage generation unit 11, is compared with the levels of the comparison voltages V1 to V4 generated from the comparison voltage generation units 21, 31, 41 and 51 disposed in the dies 20 to 50 other than the reference die 10. The calibration operation is repeated until the levels of the comparison voltages V1 to V4 become substantially equal to the level of the reference voltage Vref. The calibration operation is stopped when the levels of the comparison voltages V1 to V4 become substantially equal to the level of the reference voltage Vref through the calibration operation. The calibration control signals cal1<0:n−1> to cal4<0:n−1> obtained through the calibration operation may be used in any logic circuits provided in the stacked dies 20 to 50 which require the calibration operation.
Therefore, the skew between the stacked dies may be corrected using the calibration results. That is, the respective stacked dies may have the substantially same characteristics. Consequently, normal operation between the respective dies is possible, and the increased operation speed and improved operation performance of the semiconductor apparatus may be ensured.
While certain embodiments have been described above, it will be understood to those skilled in the art that the embodiments described are by way of example only. Accordingly, the device and method described herein should not be limited based on the described embodiments. Rather, the apparatus described herein should only be limited in light of the claims that follow when taken in conjunction with the above description and accompanying drawings.
Kwon, Yong Kee, Lee, Hyung Dong, Kim, Young Park
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
7317256, | Jun 01 2005 | TAHOE RESEARCH, LTD | Electronic packaging including die with through silicon via |
7598523, | Mar 19 2007 | Taiwan Semiconductor Manufacturing Company, Ltd. | Test structures for stacking dies having through-silicon vias |
7869240, | Jun 19 2007 | Kabushiki Kaisha Toshiba | Semiconductor device and semiconductor memory tester |
20080315388, | |||
20090020865, | |||
20090134500, | |||
20090166873, | |||
KR1020090048084, | |||
KR1020090100022, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 10 2009 | KWON, YONG KEE | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023721 | /0947 | |
Dec 10 2009 | LEE, HYUNG DONG | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023721 | /0947 | |
Dec 10 2009 | KIM, YUNG PARK | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023721 | /0947 | |
Dec 29 2009 | Hynix Semiconductor Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 21 2013 | ASPN: Payor Number Assigned. |
Sep 25 2015 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 15 2019 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Nov 27 2023 | REM: Maintenance Fee Reminder Mailed. |
May 13 2024 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Apr 10 2015 | 4 years fee payment window open |
Oct 10 2015 | 6 months grace period start (w surcharge) |
Apr 10 2016 | patent expiry (for year 4) |
Apr 10 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 10 2019 | 8 years fee payment window open |
Oct 10 2019 | 6 months grace period start (w surcharge) |
Apr 10 2020 | patent expiry (for year 8) |
Apr 10 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 10 2023 | 12 years fee payment window open |
Oct 10 2023 | 6 months grace period start (w surcharge) |
Apr 10 2024 | patent expiry (for year 12) |
Apr 10 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |