A method for manufacturing a semiconductor device includes forming a semiconductor wafer including a plurality of interconnect layers, the semiconductor wafer including: a plurality of chip-composing portions; a dicing region separating the chip-composing portions from each other; and a plurality of inter-chip interconnects electrically connecting adjacent ones of the chip-composing portions and formed in one of the interconnect layers and in the dicing region; a dummy metal pattern comprising a plurality of dummy metals, the dummy metal pattern being formed in at least one of the interconnect layers over or below the inter-chip interconnects only in an area corresponded to a region where the inter-chip interconnects are arranged and corresponded to a region therearound; and forming semiconductor chips by dicing the dicing region so as to divide the chip-composing portions.
|
1. A method for manufacturing a semiconductor device, comprising:
forming a semiconductor wafer comprising a plurality of interconnect layers, the semiconductor wafer including:
a plurality of chip-composing portions;
a dicing region separating the chip-composing portions from each other; and
a plurality of inter-chip interconnects electrically connecting adjacent ones of the chip-composing portions and formed in one of the interconnect layers and in the dicing region;
a dummy metal pattern comprising a plurality of dummy metals, the dummy metal pattern being formed in at least one of the interconnect layers over or below the inter-chip interconnects only in an area corresponded to a region where the inter-chip interconnects are arranged and corresponded to a region therearound; and
forming semiconductor chips by dicing the dicing region so as to divide the chip-composing portions.
2. The method for manufacturing a semiconductor device according to
wherein the dummy metal pattern is formed only within an area not more than 50 μm away from the inter-chip interconnect in the longitudinal direction of the dicing region.
3. The method for manufacturing a semiconductor device according to
applying source voltage to power lines of the chip-composing portions through the inter-chip interconnects, between the forming a semiconductor wafer and the forming semiconductor chips,
wherein each of the inter-chip interconnects connects the power lines of adjacent ones of the chip-composing portions sequentially with each other.
4. The method for manufacturing a semiconductor device according to
wherein the inter-chip interconnects and the dummy metals are composed of aluminum.
5. The method for manufacturing a semiconductor device according to
wherein the dummy metal pattern is formed only in at least one of the interconnect layers over the inter-chip interconnects.
6. The method for manufacturing a semiconductor device according to
wherein the inter-chip interconnects are formed in the second or deeper interconnect layer among the plurality of interconnect layers, counted from the most surficial interconnect layer.
7. The method for manufacturing a semiconductor device according to
wherein the dummy metal pattern is formed in a plurality of the interconnect layers.
8. The method for manufacturing a semiconductor device according to
wherein the dummy metals formed in different interconnect layers are connected through via(s) with each other.
9. The method for manufacturing a semiconductor device according to
wherein the dummy metals formed in different interconnect layers are connected through vias at a plurality of positions at the dummy metals.
10. The method for manufacturing a semiconductor device according to
wherein the dummy metal pattern is formed so that a gap between first and second dummy metals, which are arranged side-by-side along the dicing region, extends in the direction from the first and second dummy metals towards a third dummy metal which is arranged more closer to the chip-composing portion, so as to terminate the gap.
11. The method for manufacturing a semiconductor device according to
wherein the dummy metal pattern is formed so as to contain a plurality of dummy metal rows each composed of a plurality of the dummy metals arranged in the direction of extension of the dicing region, and so as to stagger the dummy metal rows by a plurality of rows.
|
This application is based on Japanese patent application No. 2009-144647 the content of which is incorporated hereinto by reference.
1. Technical Field
The present invention relates to a method for manufacturing a semiconductor device, a semiconductor chip, and a semiconductor wafer.
2. Related Art
Semiconductor chip is generally manufactured by forming a plurality of chip-composing portions, each of which later configures a semiconductor chip (simply referred to as “chip”, hereinafter) on a single semiconductor wafer (simply referred to as “wafer”, hereinafter), and then by cutting (dicing) the wafer along dicing region using a dicer, so as to separate the individual chip-composing portions from each other.
Inter-chip interconnects which connect adjacent ones of the chip-composing portions sequentially with each other, may occasionally be provided, typically for the purpose of inspecting en bloc the plurality of chip-composing portions in a single wafer, in a step preceding the separation of the individual chip-composing portions. Formation of the inter-chip interconnects which connect the chip-composing portions are described in Japanese Laid-Open Patent Publication Nos. 2000-286316, H08-181330, and H05-29413, for example.
The inter-chip interconnects between adjacent ones of the chip-composing portions are cut by dicing using a dicer. In the process of dicing, chipping may occur in the wafer.
Japanese Laid-Open Patent Publication No. 2004-235357 discloses a technique of arranging rectangular dummy patterns arrayed in a lattice pattern over the entire portion of the dicing region, for the purpose of suppressing spreading of the chipping in the wafer in the process of dicing, although the inter-chip interconnects are not mentioned. This publication relates to the dummy patterns disposed for the purpose of improving in-plane uniformity of CMP (chemical mechanical polishing). The dummy pattern may, therefore, be supposedly composed of copper (Cu).
Areas having the inter-chip interconnects arranged therein and areas therearound are likely to cause chipping, mainly because the inter-chip interconnects and the constituent therearound may be curled up, due to entrainment of the inter-chip interconnect under the dicing blade of the dicer.
Placement of the dummy patterns over the entire portion of the dicing region, such as described in Japanese Laid-Open Patent Publication No. 2004-235357 may, however, make the dicing difficult due to presence of the dummy patterns.
As may be understood from the above, it has been difficult to achieve both of suppression of degradation in the readiness of dicing, and suppression of spreading of chipping in the semiconductor wafer in the process of dicing, at the same time.
In one embodiment, there is provided a method for manufacturing a semiconductor device which includes:
forming a semiconductor wafer comprising a plurality of interconnect layers, the semiconductor wafer including:
forming semiconductor chips by dicing the dicing region so as to divide the chip-composing portions.
According to the method for manufacturing a semiconductor device, since a dummy metal pattern composed of a plurality of dummy metals is formed in at least one of the interconnect layers over or below the inter-chip interconnects only in an area corresponded to a region where the inter-chip interconnects are arranged, and corresponded to a region therearound, in other words, since the dummy metal pattern is arranged at a position where the chipping is likely to occur in the process of dicing, so that the chipping may successfully be suppressed from spreading in the process of dicing. This is because any crack induced by the chipping may run against the dummy metal, and may be prevented from propagating. Also since the dummy metal pattern is formed in at least one of the interconnect layers over or below the inter-chip interconnects only in an area corresponded to a region where the inter-chip interconnects are arranged, and corresponded to a region therearound, so that the readiness in dicing may be prevented from degrading due to presence per se of the dummy metals, and thereby the semiconductor wafer may readily be diced, unlike the case where the dummy metal pattern is formed also in the area other than the above-described area. As has been described in the above, both of suppression of degradation of the readiness in dicing, and suppression of spreading of chipping of the semiconductor wafer in the process of dicing, may be achieved at the same time.
In another embodiment, there is also provided a semiconductor chip which includes:
a semiconductor substrate; and
a plurality of interconnect layers formed over the semiconductor substrate,
wherein the semiconductor chip has an end portion of an interconnect, contained in any one of the interconnect layers, exposed to the end face thereof, and
the semiconductor chip has a dummy metal pattern composed of a plurality of dummy metals, which is formed in at least one of the interconnect layers over or below the exposed interconnect only in an area corresponded to a region where the exposed interconnect is arranged, and corresponded to a region therearound.
In another embodiment, there is still also provided a semiconductor wafer which includes:
a plurality of chip-composing portions;
a dicing region separating the chip-composing portions from each other; and
a plurality of inter-chip interconnects electrically connecting adjacent ones of the chip-composing portions and formed in one of the interconnect layers and in the dicing region;
a dummy metal pattern comprising a plurality of dummy metals, the dummy metal pattern being formed in at least one of the interconnect layers over or below the inter-chip interconnects only in an area corresponded to a region where the inter-chip interconnects are arranged and corresponded to a region therearound.
According to the present invention, both of suppression of degradation of the readiness in dicing, and suppression of spreading of chipping of the semiconductor wafer in the process of dicing, may be achieved at the same time.
The above and other objects, advantages and features of the present invention will be more apparent from the following description of certain preferred embodiments taken in conjunction with the accompanying drawings, in which:
The invention will now be described herein with reference to illustrative embodiments. Those skilled in the art will recognize that many alternative embodiments can be accomplished using the teachings of the present invention and that the invention is not limited to the embodiments illustrated for explanatory purposes.
Embodiments of the present invention will be explained below, referring to the attached drawings. Note that any similar constituents will be given the same reference numerals or symbols in all drawings, and relevant explanations will not always necessarily be repeated.
A method for manufacturing a semiconductor device of this embodiment includes forming a semiconductor wafer 1 includes a plurality of interconnect layers, the semiconductor wafer 1 includes; a plurality of chip-composing portions 2; a dicing region 70 separating the chip-composing portions 2 from each other; and a plurality of inter-chip interconnects 3 electrically connecting adjacent ones of the chip-composing portions 2 and formed in one of the interconnect layers and in the dicing region 70; a dummy metal pattern 6 including a plurality of dummy metals 5, the dummy metal pattern 5 is formed in at least one of the interconnect layers over or below the inter-chip interconnects 3 only in an area corresponded to a region where the inter-chip interconnects are arranged and corresponded to a region therearound; and forming semiconductor chips 60 by dicing the dicing region 70 so as to divide the chip-composing portions 2.
The chip 60 of this embodiment has a semiconductor substrate (silicon substrate 21); and a plurality of interconnect layers (the lower interconnect layer 41 and the surficial interconnect layer 42, for example) formed over the semiconductor substrate. The chip 60 has an end portion of an interconnect 7, contained in any one of the interconnect layers (the lower interconnect layer 41, for example), exposed to the end face thereof, and has the dummy metal pattern 6 composed of a plurality of dummy metals 5, which is formed in at least one of the interconnect layers (the surficial interconnect layer 42, for example) over or below the exposed interconnect 7 only in an area corresponded to a region where the exposed interconnect 7 is arranged, and corresponded to a region therearound.
The wafer 1 of this embodiment has a plurality of interconnect layers (the lower interconnect layer 41 and the surficial interconnect layer 42, for example). The wafer 1 includes a plurality of chip-composing portions 2; a dicing region 70 separating the chip-composing portions 2 from each other; and a plurality of inter-chip interconnects 3 electrically connecting adjacent ones of the chip-composing portions 2 and formed in one of the interconnect layers and in the dicing region 70. The wafer 1 further includes a dummy metal pattern 6 including a plurality of dummy metals 5. The dummy metal pattern 6 is formed in at least one of the interconnect layers (the surficial interconnect layer 42, for example) over or below the inter-chip interconnects 3 only in an area corresponded to a region where the inter-chip interconnects 3 are arranged and corresponded to a region therearound.
First, a configuration of the wafer 1 of this embodiment will be explained.
Portion B in
For more details, each inter-chip interconnect 3 electrically connects an interconnect 11 owned by the chip-composing portion 2, and another interconnect 11 owned by the adjacent chip-composing portion 2, as illustrated in
As illustrated in
Each dummy metal 5 composing the dummy metal pattern 6 may typically have a rectangular plane geometry, or may alternatively have polygonal or still other plane geometry. While the dummy metal pattern 6 composed of a plurality of dummy metals, exemplified in
The inter-chip interconnect 3 and the interconnect 11 are typically provided as a power line through which source voltage is supplied. In general, the power line is made wider than signal lines. For this reason, the inter-chip interconnects 3 given as the power lines may be more likely to cause curling up in the process of dicing, as compared with those given as the signal lines.
The inter-chip interconnect 3 and interconnect 11 are typically composed of a metal such as aluminum (Al). The width of the inter-chip interconnect 3 is preferably equal to or larger than 40 μm and equal to or smaller than 80 μm, for example.
As illustrated in
A more detailed exemplary configuration of the wafer 1 will be explained below, referring to
Each of the pMOS transistor 23 and the nMOS transistor 24 has a gate insulating film 25, a gate electrode 26, extension regions 27, sidewalls 28, source-drain diffusion regions 29, and silicide layers 30 respectively formed on the gate electrode 26 and the source-drain diffusion regions 29.
The wafer 1 further has a first insulating interlayer 31 which covers the device isolation regions 22, the pMOS transistor 23 and the nMOS transistor 24; the lower interconnect layer 41 which includes the inter-chip interconnect 3; a second insulating interlayer 32 which covers the lower interconnect layer 41; the surficial interconnect layer 42 formed on the second insulating interlayer 32; and a passivation film 43. The lower interconnect layer 41 contains the interconnect 11 and interconnects 12, besides the inter-chip interconnect 3. The interconnects 12 and the silicide layers 30 formed on the source-drain diffusion regions 29 are electrically connected with each other, through contact plugs 33 provided in the first insulating interlayer 31 so as to extend therethrough. The surficial interconnect layer 42 contains the dummy metals 5 (the dummy metal pattern 6) and a surficial interconnect 13. The surficial interconnect 13 and the interconnect 12 are electrically connected with each other through a via 34 which extends through the second insulating interlayer 32.
In the wafer 1 thus configured, the region on the left from the interconnect 11 in
Next, a method for manufacturing a semiconductor device according to this embodiment will be explained.
The method for manufacturing a semiconductor device of this embodiment includes a step of manufacturing the wafer 1 configured as described in the above, and a step of dicing the wafer 1 along the dicing region 70 (
First, the pMOS transistor 23 and the nMOS transistor 24 are fabricated on the silicon substrate 21, according to a general CMOS (Complementary Metal Oxide Semiconductor) manufacturing process. More specifically, the pMOS transistor 23 and the nMOS transistor 24 are fabricated by forming the device isolation regions 22, the gate insulating film 25, the gate electrodes 26, the extension regions 27, the sidewalls 28, the source-drain diffusion regions 29 and the silicide layers 30 on the silicon substrate 21.
Next, the first insulating interlayer 31 is formed so as to cover the device isolation regions 22, the pMOS transistor 23 and the nMOS transistor 24. Next, the contact holes 14 are formed in the first insulating interlayer 31, at positions corresponded to the source-drain diffusion regions 29, and the contact plugs 33 are formed in the contact holes 14.
Next, the lower interconnect layer 41 which contains the inter-chip interconnects 3, the interconnect 11 and the interconnects 12 are formed en bloc using a metal (Al, for example). The interconnects 12 herein are arranged so as to electrically contact with the contact plugs 33. The lower interconnect layer 41 may be formed typically by forming a metal film over the first insulating interlayer 31 and the contact plugs 33, forming thereon a mask pattern by photolithography, etching the metal film through the mask pattern, and then removing the mask pattern.
Next, the second insulating interlayer 32 is formed over the first insulating interlayer 31, so as to cover the inter-chip interconnect 3, the interconnect 11 and the interconnects 12. Next, via holes 15 are formed in the second insulating interlayer 32 at positions corresponded to the predetermined interconnects 12, and the vias 34 are then formed in the via holes 15.
Next, the surficial interconnect layer 42 which contains the surficial interconnect 13 and the dummy metals 5 (the dummy metal pattern 6) is formed en bloc over the second insulating interlayer 32, using a metal (Al, for example). The surficial interconnect layer 42 may be formed typically by forming a metal film over the second insulating interlayer 32 and the vias 34, forming thereon a mask pattern by photolithography, etching the metal film through the mask pattern, and then removing the mask pattern.
The dummy metal pattern 6 herein is formed in the surficial interconnect layer 42, which is an interconnect layer on the upper side of the inter-chip interconnect 3, so as to be spread in the in-plane direction of the wafer 1, only in an area corresponded to a region where the inter-chip interconnects 3 are arranged, and corresponded to a region therearound. The dummy metal pattern 6 is preferably formed, for example, only within an area not more than 50 μm away from the inter-chip interconnect 3 in the longitudinal direction of the dicing region 70.
Next, the passivation film 43 is formed so as to cover a part of the surficial interconnect 13 and the dummy metals 5.
By these processes, the wafer 1 is given in the state illustrated in
As described in the above, the inter-chip interconnect 3 and the interconnect 11 are typically given as the power line. At this stage where the chip-composing portions 2 are thus formed on the wafer 1, the chip-composing portions 2 may be inspected by supplying en bloc source voltage to the interconnects 11 of the individual chip-composing portions 2 on the wafer 1, sequentially through the inter-chip interconnects 3.
The semiconductor wafer is then diced. More specifically, the wafer 1 is diced using a dicer (not illustrated), along the dicing region 70 which extend across the inter-chip interconnects 3, between adjacent ones of the chip-composing portions 2, to thereby separate the chip-composing portions 2 from each other, to produce the chips 60.
A dicing street 16 illustrated in
In the process of dicing, the wafer 1 may have chipping 17 produced therein, as indicated by a hatched portion in
How the chipping 17 may spread, for the case where the wafer 1 has no dummy metal pattern 6 formed thereon, will be explained referring to
As illustrated in
In contrast, according to this embodiment, the chipping 17 may successfully be suppressed from spreading as explained below, since the dummy metal pattern 6 is formed on the wafer 1.
The dummy metal pattern 6 is formed in the surficial interconnect layer 42, which is an interconnect layer on the upper side of the inter-chip interconnect 3, so as to be spread in the in-plane direction of the wafer 1, only in an area corresponded to a region where the inter-chip interconnects 3 are arranged, and corresponded to a region therearound. In other words, the dummy metal pattern 6 is disposed where the chipping is likely to occur in the process of dicing.
If the chipping 17 should occur in the process of dicing, crack induced by the chipping 17 may spread from the dicing street 16 towards the chip-composing portion 2, but the crack runs against the dummy metals 5 as illustrated in
In addition, the dummy metal pattern 6 is arranged, on the upper side of the inter-chip interconnects 3, only in areas corresponded to a region where the inter-chip interconnects 3 are arranged, and corresponded to a region therearound. Accordingly, the readiness in dicing may be prevented from degrading due to presence per se of the dummy metals 5, and thereby the wafer 1 may readily be diced, unlike the case where the dummy metal pattern 6 is formed also in the area other than the above-described areas (Japanese Laid-Open Patent Publication No. 2004-235357, for example).
As has been described in the above, both of suppression of degradation of the readiness in dicing, and suppression of spreading of chipping 17 of the wafer 1 in the process of dicing, may be achieved at the same time.
Next, a configuration of the thus-separated chip 60 obtained by the dicing will be explained, referring to
As illustrated in
In addition, as illustrated in
According to the method for manufacturing a semiconductor device of the first embodiment described in the above, the dummy metal pattern 6 composed of the plurality of dummy metals 5 is formed in at least one interconnect layer (the surficial interconnect layer 42, for example), among the plurality of interconnect layers (the lower interconnect layer 41 and the surficial interconnect layer 42), on the upper or lower side of the inter-chip interconnects 3, only in an area corresponded to a region where the inter-chip interconnects 3 are arranged, and corresponded to a region therearound. In other words, the dummy metal pattern 6 is disposed where the chipping is likely to occur in the process of dicing. Accordingly, the chipping 17 may successfully be suppressed from spreading, because the crack induced by the chipping 17 runs against the dummy metals 5, which successfully prevents the chipping 17 from propagating (spreading). In addition, the dummy metal pattern 6 is arranged, at least in one interconnect layer on the upper or lower side of the inter-chip interconnects 3, only in areas corresponded to a region where the inter-chip interconnects 3 are arranged, and corresponded to a region therearound. Accordingly, the readiness in dicing may be prevented from degrading due to presence per se of the dummy metals 5, and thereby the dicing may be facilitated, unlike the case where the dummy metal pattern 6 is formed also in the area other than the above-described areas. In short, both of suppression of degradation of the readiness in dicing, and suppression of spreading of chipping 17 in the wafer 1 in the process of dicing, may be achieved at the same time.
As judged from the appearance of the chip 60 of the first embodiment, having the interconnect 7 exposed to the end face 60a thereof, it is highly probable that the chip-composing portion 2 before the dicing (in a stage where the chip 60 was still a constituent of the wafer 1 corresponded to one chip-composing portion 2) had been electrically connected with the adjacent chip-composing portion 2 through the interconnect 7. Since the dummy metal pattern 8 was formed in at least one interconnect layer on the upper or lower side of the interconnect 7, only in an area corresponded to a region where the interconnect 7 is arranged, and corresponded to a region therearound, so that it may be said that the chipping 17 had successfully been suppressed from spreading in the process of dicing, despite the dummy metal pattern 8 was disposed at a position where the chipping 17 is likely to occur in the process of dicing. This is because the crack induced by the chipping 17 ran against the dummy metals 5, and was thereby prevented from propagating. It may also be said that, since the dummy metal pattern 8 was formed in at least one interconnect layer on the upper or lower side of the interconnect 7, only in an area corresponded to a region where the interconnect 7 is arranged, and corresponded to a region therearound, the readiness in dicing had been prevented from degrading due to presence per se of the dummy metals 5, unlike the case where the dummy metal pattern 8 was formed also in the area other than the above-described areas. In short, it may be said that both of suppression of degradation of the readiness in dicing, and suppression of spreading of chipping 17 in the wafer 1 in the process of dicing, had been achieved at the same time.
According to the semiconductor wafer 1 of the first embodiment, the dummy metal pattern 6 is formed in at least one interconnect layer on the upper or lower side of the inter-chip interconnects 3, only in an area corresponded to a region where the inter-chip interconnects 3 are arranged, and corresponded to a region therearound. In other words, the dummy metal pattern 6 is disposed where the chipping 17 is likely to occur in the process of dicing. Accordingly, the chipping 17 may successfully be suppressed from spreading in the process of dicing, because the crack induced by the chipping 17 runs against the dummy metals 5, and is thereby prevented from propagating. In addition, the dummy metal pattern 6 is arranged, at least in one interconnect layer on the upper or lower side of the inter-chip interconnects 3, only in areas corresponded to a region where the inter-chip interconnects 3 are arranged, and corresponded to a region therearound. Accordingly, the readiness in dicing may be prevented from degrading due to presence per se of the dummy metals 5, and thereby the dicing may be facilitated, unlike the case where the dummy metal pattern 6 is formed also in the area other than the above-described areas. In short, both of suppression of degradation of the readiness in dicing, and suppression of spreading of chipping 17 in the wafer 1 in the process of dicing, may be achieved at the same time.
The inter-chip interconnects 3 are typically provided as power lines, and electrically connect the interconnects 11, given as the power lines of adjacent ones of the chip-composing portions 2, with each other. In general, the power lines are made wider than signal lines. For this reason, the inter-chip interconnects 3 given as the power lines may be more likely to cause curling up in the process of dicing, as compared with those given as the signal lines, and thereby the chipping 17 may be more likely to occur. By disposing now the above-described dummy metal pattern 6 in an area corresponded to a region where the inter-chip interconnects 3 are arranged, and corresponded to a region therearound, the chipping 17 may be suppressed from spreading. In short, it may be concluded that the effect of disposing the above-described dummy metal pattern 6 may be larger for the case where the inter-chip interconnect 3 is given as a power line, as compared with the case where the inter-chip interconnect 3 is given as a signal line.
By forming the dummy metal pattern 6 only on the upper side of the inter-chip interconnects 3, it may be a natural consequence that the inter-chip interconnects 3 are disposed away from the surface of the chip-composing portions 2 (disposed in the lower portion). Since the interconnects in the chip-composing portions 2 are generally made thicker in the level of depth more closer to the surface as described in the above, so that the dicing may be facilitated for the case where the inter-chip interconnects 3 are disposed in the lower portion, and as a consequence, for the case where the inter-chip interconnects 3 are thinner than the surficial interconnect. The dicing may similarly be facilitated, also by forming the inter-chip interconnects 3 in the second or deeper interconnect layer among the plurality of interconnect layers, counted from the most surficial interconnect layer.
While the first embodiment described in the above dealt with an exemplary case where the dummy metal pattern 6 is disposed on the upper side of the inter-chip interconnect 3, the dummy metal pattern 6 may alternatively be disposed on the lower side of the inter-chip interconnect 3 (while placing an insulating interlayer 35 in between), typically in a first modified example as illustrated in
While the first embodiment described in the above dealt with an exemplary case where the dummy metal pattern 6 is disposed only on the upper side of the inter-chip interconnect 3, the dummy metal pattern 6 may alternatively be disposed respectively in the interconnect layers on the upper and lower sides of the inter-chip interconnect 3 (while respectively placing the insulating interlayer 35 in between), typically in a second modified example illustrated in
For the case where the dummy metal patterns 6 are formed respectively in the plurality of interconnect layers, the dummy metals 5 formed in the different interconnect layers may be brought into contact (may be connected) with each other through a via 36, typically in a third modified example illustrated in
Another example of mutually connecting the dummy metals 5 formed in different interconnect layers with each other through the via 36 may be exemplified by a fourth modified example illustrated in
Still another example of mutually connecting the dummy metals 5 formed in different interconnect layers with each other through the vias 36 may be exemplified by a fifth modified example illustrated in
While the dummy metal pattern 6 in the above-described first embodiment was configured by arranging the dummy metals 5 to form an orthogonal matrix, the dummy metals 5 may alternatively be arranged according to a seventh modified example illustrated in
In the examples illustrated in
The configuration illustrated in
The configuration illustrated in
While the foregoing paragraphs dealt with the cases where the inter-chip interconnects 3 are given as the power lines (in which the inter-chip interconnects 3 electrically connect the interconnects 11, given as the power lines, with each other), the inter-chip interconnects 3 may alternatively be given as signal lines (that is, the inter-chip interconnects 3 may electrically connect the interconnects 11, given as the signal lines, with each other). In this case, the chip-composing portions 2 may be inspected typically by supplying en bloc signals to the individual chip-composing portions 2 on the wafer 1, sequentially through the inter-chip interconnects 3, after the chip-composing portions 2 are formed on the wafer 1.
While the foregoing paragraphs dealt with the cases where the device isolation is accomplished by the device isolation regions 22 having the STI structure, the device isolation may alternatively be accomplished by the LOCOS (Local Oxidation of Silicon) process. While the foregoing paragraphs dealt with the cases where the inter-chip interconnects 3 and the dummy metals 5 are formed using Al, the inter-chip interconnects 3 and the dummy metal 5 may alternatively be formed using other metals (copper, for example).
It is apparent that the present invention is not limited to the above embodiments, that may be modified and changed without departing from the scope and spirit of the invention.
Uchida, Shinichi, Ise, Hiroshi, Kawashima, Yoshitsugu
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5897193, | Jul 18 1991 | Sony Corporation | Semiconductor wafer |
7723826, | Sep 26 2007 | Ricoh Company, Ltd. | Semiconductor wafer, semiconductor chip cut from the semiconductor wafer, and method of manufacturing semiconductor wafer |
7999386, | Dec 14 2007 | Renesas Electronics Corporation | Semiconductor device including a guard ring surrounding an inductor |
20040145028, | |||
20050186708, | |||
JP2000286316, | |||
JP2004235357, | |||
JP529413, | |||
JP8181330, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 01 2010 | NEC Electronics Corporation | Renesas Electronics Corporation | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 025191 | /0916 | |
May 25 2010 | UCHIDA, SHINICHI | Renesas Electronics Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024498 | /0803 | |
May 25 2010 | KAWASHIMA, YOSHITSUGU | Renesas Electronics Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024498 | /0803 | |
May 25 2010 | ISE, HIROSHI | Renesas Electronics Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024498 | /0803 | |
May 27 2010 | Renesas Electronics Corporation | (assignment on the face of the patent) | / | |||
Aug 06 2015 | Renesas Electronics Corporation | Renesas Electronics Corporation | CHANGE OF ADDRESS | 044928 | /0001 |
Date | Maintenance Fee Events |
Sep 30 2015 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Dec 09 2019 | REM: Maintenance Fee Reminder Mailed. |
May 25 2020 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Apr 17 2015 | 4 years fee payment window open |
Oct 17 2015 | 6 months grace period start (w surcharge) |
Apr 17 2016 | patent expiry (for year 4) |
Apr 17 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 17 2019 | 8 years fee payment window open |
Oct 17 2019 | 6 months grace period start (w surcharge) |
Apr 17 2020 | patent expiry (for year 8) |
Apr 17 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 17 2023 | 12 years fee payment window open |
Oct 17 2023 | 6 months grace period start (w surcharge) |
Apr 17 2024 | patent expiry (for year 12) |
Apr 17 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |