A liquid crystal display (LCD) with a driver IC and an LCD panel having source and gate lines. A gate driver is disposed in the LCD panel for sequentially supplying scan signals to the gate lines of the panel. A source driver in the driver IC converts pixel data into an analog source signal and supplies the signal to the source lines. A lookup table is stored with a mapping of possible luminance values for pixels of the LCD panel onto at least one luminance control parameter. The source driver converts the pixel data so that a voltage of the analog source signal increases during a gate scan period depending on the luminance control parameter in such a way that at the end of the gate scan period a voltage at a corresponding pixel electrode is equal to an analog value corresponding to the pixel data.
|
4. A liquid crystal display module having no digital-to-analog converter, said module comprising:
a liquid crystal display panel; and
a driver circuit coupled to said panel, wherein
said panel has gate lines and a source lines, at least one of said gate lines providing a scan signal and at least one of said source lines providing an analog source signal, and a gate driver for sequentially providing the scan signal to one of the gate lines, and wherein
said driver circuit has a source driver for converting pixel data into said analog source signal and providing said analog source signal to one of said source lines;
wherein said driver circuit further comprises a lookup table with a mapping of potential luminance values for pixels of said liquid crystal display panel onto at least one luminance control parameter (α);
wherein said source driver is arranged to convert said inputted pixel data so that a voltage v(t) of said analog source signal is increased during a gate scan period depending on said at least one luminance control parameter (α), and at the end of said gate scan period, a voltage at a corresponding pixel electrode is equal to an analog value corresponding to said inputted pixel data;
wherein said voltage v(t) of said analog source signal is a linearly increased voltage during a required supplying time period ending at the end of said gate scan period, and wherein said at least one luminance control parameter has an adjustable slope (α) of said linear increasing voltage.
1. A liquid crystal display module comprising:
a liquid crystal display panel, said panel comprising:
a plurality of gate and source lines arranged in a matrix form with crossing points,
a thin film transistor and a pixel electrode disposed at each of said crossing points of the gate and source lines, an image being displayed on the liquid crystal display panel according to scan signals supplied through the gate lines and analog source signals supplied through the source lines, and
a gate driver for sequentially supplying the scan signals to the gate lines of the liquid crystal display panel; and
a driver circuit, said circuit comprising:
a source driver for converting inputted pixel data into an analog source signal and supplying said analog source signal to one of said source lines; and
a lookup table with a mapping of potential luminance values for pixels of said liquid crystal display panel onto at least one luminance control parameter (α), wherein
said source driver is arranged to convert said inputted pixel data so that a voltage v(t) of said analog source signal is increased during a gate scan period depending on said at least one luminance control parameter (α), and in such a way that at the end of said gate scan period, a voltage at a corresponding pixel electrode is equal to an analog value corresponding to said inputted pixel data;
wherein said voltage v(t) of said analog source signal is a linearly increased voltage during a required supplying time period ending at the end of said gate scan period, and wherein said at least one luminance control parameter has an adjustable slope (α) of said linear increasing voltage.
2. The liquid crystal display according to
3. The liquid crystal display according to
5. The module according to
6. The module according to
7. The module according to
8. The module according to
9. A display system, comprising: an LCD display module as in
10. The display system according to
|
The present invention generally relates to a liquid crystal display (LCD) module, and more specifically to an apparatus and method for driving LCD panels.
The transmittance of pixels in an LCD panel is determined by an analog voltage applied on the corresponding pixel electrodes. For example, in case of a typical twisted nematic optical configuration with crossed polarizers, a voltage difference of 5 Volt across the pixel electrodes results in a black state for the pixel, whereas a voltage difference of 1 Volt or lower, results in a white state for the pixel. The pixel voltages are generated by supplying the required voltage levels on the source bus lines (also known as data lines) which are connected to the pixel electrodes via Thin Film Transistors (TFTs). Conventionally, after a long settling time as determined by the resulting RC-time of source bus line/TFT/pixel structure, the voltage on the source bus line is “copied” onto the pixel electrode.
Before the analog voltage can be supplied on the source bus line, the original digital input signal needs to be converted to an analog voltage level by using a Digital-to-Analog Converter (DAC). The DAC can be positioned on a driver IC, e.g. for a-Si panels, but the DAC can also be positioned on an array glass of the LCD panel, e.g. in case of highly integrated Low Temperature Poly Silicon (LTPS) panels.
Disadvantages of the above-mentioned DAC implementations are:
1. The required minimum charging time is limited by the RC time of the source bus line/TFT/pixel structure. An increase of the panel resolution to, e.g. QVGA or higher, further reduces the available pixel charging time which can lead to incorrect pixel voltage levels (i.e. the pixels do not charge completely up to a required voltage level). In case of LTPS panels, increasing the multiplexing rate, e.g. from 1:3 to 1:6, can further reduce the available pixel charging time.
2. Implementing the DAC on the array glass requires quite a large area which increases the panel outline and consequently the module outline. Because customers will require modules with a smaller footprint, the required DAC area is a limiting bottleneck. Besides, a larger panel outline may reduce the number of panels per bipane increasing the panel cost.
3. Implementing the DAC in the driver IC increases the required voltage levels of the IC and consequently such will increase the IC-cost. For example, the maximum DAC output will typically be around ˜5V, whereas the maximum voltage available in a low cost digital submicron IC (e.g. 0.13 or 0.18 μm) is typically less than 2.5 V.
Accordingly, an object of the present invention is to provide an LCD panel in which source lines are driven without the use of a DAC circuit.
In order to attain the above and other related objects for the present invention, there is provided an LCD panel with a plurality of gate and source lines arranged in a matrix form, and a thin film transistor and a pixel electrode disposed at each crossing of the gate and source lines such that an image is displayed on the LCD panel according to scan signals supplied through the gate lines and analog source signals supplied through the source lines. A gate driver is included for sequentially supplying the scan signals to the gate lines of the liquid crystal display panel. A source driver is used for converting inputted digital pixel data into an analog source signal and supplying the analog source signal to one of the source lines.
The LCD panel further includes a lookup table with a mapping of possible luminance values for pixels of the liquid crystal display panel onto at least one luminance control parameter (e.g. α, Δ), the source driver being arranged to convert the inputted pixel data so that a voltage V(t) of the analog source signal increases during a gate scan period depending on the at least one luminance control parameter (e.g. α, Δ) and in such a way that at the end of the gate scan period a voltage at a corresponding pixel electrode is equal to an analog value corresponding to the inputted pixel data. Please note that the term “luminance values” mentioned above refers to luminance values for full transmissive panels and to reflectance values for panels including a reflective component.
By applying a voltage to a source line that results at the end of a gate scan period in a required luminance of a pixel, and by storing a required (i.e. an appropriate) charging time in a LUT, one can drive the pixels without the use of a DAC. Furthermore, no settling time is required, and therefore making the driving of the pixels considerably faster than the known methods.
The foregoing, as well as additional objects, features and advantages of the invention will be more readily apparent from the following detailed description, which proceeds with reference to the accompanying drawings.
The present invention will be discussed in more detail below, using a number of exemplary embodiments, with reference to the attached drawings, in which:
The LCD panel further includes a gate driver 14, either in the driver IC or on the array glass, for sequentially supplying the scan signals to the gate line 6 of the LCD panel 2. The scan signals are consisted of pulses of which a pulse width determines the period of which the thin film transistor 8 is turned “on” (i.e. the transistor has a low resistance). During this period, the pixel electrode 10 is connected to an output line 15 from a source driver 16. The period of which the thin film transistor 8 is turned “on” is also referred to as a “gate scan period”. The source driver 16 converts inputted pixel data into analog source signals and supplying the analog source signals to the source lines 4 via the output line 15. The inputted pixel data is received either via an interface 18 connected with a supplying host (e.g. base band processor) or via a frame memory (not shown) implemented in a driver IC 21.
In the embodiment as illustrated in
Additionally, the source driver 16 is arranged to convert the inputted pixel data so that a voltage V(t) of the analog source signals (i.e. on the output line 15) increases during a gate scan period such that at the end of the gate scan period, a voltage at the pixel electrode 10 is equal to an analog value corresponding to the inputted pixel data. The increase of the voltage V(t) is dependant on at least one luminance control parameter, the value of which is stored in a Lookup Table (LUT) 24. The LUT 24 stores a mapping of possible luminance values for pixels of the liquid crystal display panel 2 onto at least one luminance control parameter.
In the embodiment as shown in
According to another embodiment as shown in
In the embodiments described above, the required supply time Δ (i.e. tc-ts) may be considerable shorter than the gate scan period. A typical example of a gate scan period is 52 μsec (for 60 Hz, 320 gate lines), while typical values for the supply times in the embodiments of the invention vary between 3-5 μsec. The reason for this considerable shortening of supply time results from the fact that due to the use of the LUT 24, the maximum values V1-V7 of the voltage V(t) can be (much) higher than the final pixel electrodes. This results in a relatively fast increase of the pixel electrode voltages. However, the maximum value V1-V7, or VM will not be reached because the voltage V(t) is cut off at the closing time tc. At tc the scan pulse ends and the gate of the TFT 8 closes. This will be discussed in more detail with reference to
In
A possible implementation of the source driver 16 and the LUT 24 for driving a source line is shown in
The source driver 16 has a control unit 74 which is arranged to access the LUT 24. The control unit 74 is also arranged to receive inputted pixel data (i.e. digital data) from either via an interface 18 connected with the supplying host (e.g. base band processor) or via the frame memory implemented in the driver IC. The source driver has a current source 76 and a switch 78. In this embodiment, the control unit 74 can control the current source 76 and switch 78. The bias current of the current source can be set depending on a value retrieved from the LUT 24. The moment the switch must be opened can be determined by retrieving a value for the required supplying time. It should be clear to the skilled reader that instead of a required supplying time (i.e. a time period), a starting time ts may be stored in the LUT 24.
In the embodiments described above, the required pixel voltage levels are not defined through any DAC. Instead, the pixel voltage levels are defined by selecting the time of which a specific voltage or current is applied on the source bus lines 4 and/or by selecting the appropriate maximum value for the voltage or current. This implementation does not require a change in gate driving as all TFTs 8 in one row of the LCD panel 2 will be closed simultaneously. The final pixel voltage levels may be defined by changing a bias current of output buffers of the source driver 16. It is noted that the source driver 16 can be implemented apart from the driver IC 21, or directly into a glass array of the LCD panel 2. Similarly, the multiplexer 20 can be implemented directly into the glass array, or in a separate IC or driver IC 21.
According to a further embodiment, the source driver 16 is arranged to output a reset signal before outputting the analog source signal. The pixel capacitance 72 may vary for different pixel voltages. A “reset” phase before driving the pixels will set all pixels in one gate line to the same state (e.g. mid-grey transmission state). In this way, all pixels will have the same capacitance before they are driven and no additional compensation for the voltage dependency of the capacitance is needed.
The pixel voltage accuracy is determined by the RC uniformity across the LCD panel 2 (e.g. transmission line formed IC-buffer output, source bus, TFT, pixel etc.). In case the RC uniformity is not sufficient, the RC non-uniformity can be analyzed during the panel initialization and stored in an “offset-cancellation” Table. Based on the values in this Table, the values of the LUT 24 will get a certain offset to cancel out the RC non-uniformities as determined during the panel initialization.
In yet another embodiment, the liquid crystal display includes a temperature sensor 30. The source driver 16 can be arranged to receive input from the temperature sensor 30, and output the analog source signal in dependency of the input (i.e. the temperature). By digitally compensating the temperature-induced shift in the driving scheme, changes in RC-behavior versus temperature can be bypassed.
In the present invention, no DAC is used and the digital pixel data are directly applied to determine the source line voltage. This driving method is named “digital driving”, and advantages of the “digital driving” are discussed henceforth:
1) No DAC is required either on the array glass or in the driver IC. Such will reduce either IC cost and/or panel outline dimensions.
2) The input data signal can be converted in the “digital” domain into time (e.g. amount of delay). Such simplifies the total electrical architecture significantly.
3) The minimum charging time is reduced as no “settling” time is required to stabilize the voltage on the pixel. Such enables higher LTPS multiplexing ratios (i.e. impacts IC cost) and/or higher panel resolutions.
4) The LC response speed is reduced as a result of the reset function (i.e. all grey-to-grey level response speeds will be equal).
5) The power consumption is reduced (e.g. no DAC, no resistor string required).
The present invention has been explained above with reference to a number of exemplary embodiments. As will be apparent to the person skilled in the art, various modifications and amendments can be made without departing from the scope of the present invention, as defined in the appended claims.
Creusen, Martin, Bartels, Ronald
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
7038654, | Aug 27 2002 | Rohm Co., Ltd. | Display apparatus having temperature compensation function |
7466300, | Aug 27 2002 | Rohm Co., Ltd. | Display apparatus having temperature compensation function |
7911430, | Feb 03 2003 | TIVO LLC | Liquid crystal display |
20010040548, | |||
20020008688, | |||
20030117362, | |||
20040041762, | |||
20050083287, | |||
20050093809, | |||
20060028423, | |||
20060158410, | |||
20060256142, | |||
20080170027, | |||
20080316163, | |||
CN1428757, | |||
TW261136, | |||
WO2006092757, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 19 2007 | Chimei Innolux Corporation | (assignment on the face of the patent) | / | |||
Aug 16 2007 | BARTELS, RONALD | TPO Displays Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 019909 | /0033 | |
Aug 16 2007 | CREUSEN, MARTIN | TPO Displays Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 019909 | /0033 | |
Mar 18 2010 | TPO Displays Corp | Chimei Innolux Corporation | MERGER SEE DOCUMENT FOR DETAILS | 025584 | /0198 | |
Dec 19 2012 | Chimei Innolux Corporation | Innolux Corporation | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 032621 | /0718 |
Date | Maintenance Fee Events |
Feb 24 2015 | ASPN: Payor Number Assigned. |
Feb 24 2015 | RMPN: Payer Number De-assigned. |
Jan 04 2016 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 03 2020 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Feb 19 2024 | REM: Maintenance Fee Reminder Mailed. |
Aug 05 2024 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jul 03 2015 | 4 years fee payment window open |
Jan 03 2016 | 6 months grace period start (w surcharge) |
Jul 03 2016 | patent expiry (for year 4) |
Jul 03 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 03 2019 | 8 years fee payment window open |
Jan 03 2020 | 6 months grace period start (w surcharge) |
Jul 03 2020 | patent expiry (for year 8) |
Jul 03 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 03 2023 | 12 years fee payment window open |
Jan 03 2024 | 6 months grace period start (w surcharge) |
Jul 03 2024 | patent expiry (for year 12) |
Jul 03 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |