A radio-frequency integrated circuit chip package has at least one integrated antenna. The package includes at least one generally planar ground plane formed with at least one slot therein. A first substrate structure has an outer surface and an inner surface. The at least one generally planar ground plane is formed on the outer surface of the first substrate structure. At least one feed line is spaced inwardly from the ground plane and parallel thereto. The at least one feed line has an inner surface and an outer surface and is a transmission line formed on the inner surface of the first substrate structure with the outer surface of the at least one feed line adjacent the inner surface of the first substrate structure. At least one radio frequency chip is coupled to the feed line and the ground plane. A second substrate structure, spaced inwardly from the feed line, defines a chip-receiving cavity. The chip is located in the chip-receiving cavity. The inner surface of the at least one feed line borders the chip-receiving cavity. An antenna patch may be provided. planar phased array embodiments, assemblies with motherboards and heat sinks, and fabrication techniques are also disclosed.
|
1. A radio-frequency integrated circuit chip package with at least one integrated antenna, said package comprising:
at least one generally planar ground plane, said ground plane being formed with at least one slot therein;
a first substrate structure having an outer surface and an inner surface, said at least one generally planar ground plane being formed on said outer surface of said first substrate structure;
at least one feed line spaced inwardly from said ground plane and parallel thereto, said at least one feed line having an inner surface and an outer surface, said at least one feed line being a transmission line formed on said inner surface of said first substrate structure with said outer surface of said at least one feed line adjacent said inner surface of said first substrate structure;
at least one radio frequency chip coupled to said feed line and said ground plane; and
a second substrate structure spaced inwardly from said feed line, said second substrate structure defining a chip-receiving cavity, said chip being located in said chip-receiving cavity, said inner surface of said at least one feed line bordering said chip-receiving cavity.
20. A fabrication method, comprising:
providing a first package portion comprising:
at least one generally planar ground plane formed with at least one slot therein;
an associated first portion structure having an outer surface and an inner surface, said at least one generally planar ground plane being formed on said outer surface of said first portion structure; and
at least one feed line spaced inwardly from said ground plane and parallel thereto, said at least one feed line having an inner surface and an outer surface, said at least one feed line being a transmission line formed on said inner surface of said first portion structure with said outer surface of said at least one feed line adjacent said inner surface of said first portion structure;
providing a second package portion;
securing said second package portion to said first package portion so as to define a chip-receiving cavity, said inner surface of said at least one feed line bordering said chip-receiving cavity; and
securing at least one radio frequency chip in said chip-receiving cavity with said at least one radio frequency chip being coupled to said feed line and said ground plane.
18. An assembly comprising:
a radio-frequency integrated circuit chip package with at least one integrated antenna, said package comprising:
at least one generally planar ground plane, said ground plane being formed with at least one slot therein;
a first substrate structure having an outer surface and an inner surface, said at least one generally planar ground plane being formed on said outer surface of said first substrate structure;
at least one feed line spaced inwardly from said ground plane and parallel thereto, said at least one feed line having an inner surface and an outer surface, said at least one feed line being a transmission line formed on said inner surface of said first substrate structure with said outer surface of said at least one feed line adjacent said inner surface of said first substrate structure;
at least one radio frequency chip coupled to said feed line and said ground plane; and
a second substrate structure spaced inwardly from said feed line, said second substrate structure defining a chip-receiving cavity, said chip being located in said chip-receiving cavity, said inner surface of said at least one feed line bordering said chip-receiving cavity
a motherboard having a first side, a second side, and a heat-sink receiving cavity defined therein, said radio-frequency integrated circuit chip package being secured to said first side of said motherboard with said radio frequency chip adjacent said heat-sink receiving cavity; and
a heat sink having a protuberance passing through said heat-sink receiving cavity and being in contact with said radio frequency chip, said heat sink being secured to said second side of said motherboard.
6. A radio-frequency integrated circuit chip package with n integrated aperture-coupled patch antennas, n being at least two, said package comprising:
n generally planar patches;
at least one generally planar ground plane spaced inwardly from said n generally planar patches and parallel thereto, said at least one generally planar ground plane being formed with at least n coupling aperture slots therein, said slots being opposed to said patches;
a first substrate structure locating said n generally planar patches with respect to said at least one generally planar ground plane and defining an antenna cavity between said n generally planar patches and said at least one generally planar ground plane, said n generally planar patches being located in said antenna cavity;
a second substrate structure having an outer surface and an inner surface, said at least one generally planar ground plane being formed on said outer surface of said second substrate structure;
n feed lines spaced inwardly from said at least one generally planar ground plane and parallel thereto, said n feed lines having inner surfaces and outer surfaces, said n feed lines being transmission lines formed on said inner surface of said second substrate structure with said outer surfaces of said n feed lines adjacent said inner surface of said second substrate structure;
at least one radio frequency chip coupled to said n feed lines and said at least one generally planar ground plane; and
a third substrate structure spaced inwardly from said n feed lines, said third substrate structure defining a chip-receiving cavity, said chip being located in said chip-receiving cavity, said inner surfaces of said n feed lines bordering said chip-receiving cavity;
wherein said n generally planar patches are arranged to form a planar phased array.
19. An assembly comprising:
a radio-frequency integrated circuit chip package with n integrated aperture-coupled patch antennas, n being at least two, said package comprising:
n generally planar patches;
at least one generally planar ground plane spaced inwardly from said n generally planar patches and parallel thereto, said at least one generally planar ground plane being formed with at least n coupling aperture slots therein, said slots being opposed to said patches;
a first substrate structure locating said n generally planar patches with respect to said at least one generally planar ground plane and defining an antenna cavity between said n generally planar patches and said at least one generally planar ground plane, said n generally planar patches being located in said antenna cavity;
a second substrate structure having an outer surface and an inner surface, said at least one generally planar ground plane being formed on said outer surface of said second substrate structure;
n feed lines spaced inwardly from said at least one generally planar ground plane and parallel thereto, said n feed lines having inner surfaces and outer surfaces, said n feed lines being transmission lines formed on said inner surface of said second substrate structure with said outer surfaces of said n feed lines adjacent said inner surface of said second substrate structure;
at least one radio frequency chip coupled to said n feed lines and said at least one generally planar ground plane; and
a third substrate structure spaced inwardly from said n feed lines, said third substrate structure defining a chip-receiving cavity, said chip being located in said chip-receiving cavity, said inner surfaces of said n feed lines bordering said chip-receiving cavity;
wherein said n generally planar patches are arranged to form a planar phased array;
a motherboard having a first side, a second side, and a heat-sink receiving cavity defined therein, said radio-frequency integrated circuit chip package being secured to said first side of said motherboard with said radio frequency chip adjacent said heat-sink receiving cavity; and
a heat sink having a protuberance passing through said heat-sink receiving cavity and being in contact with said radio frequency chip, said heat sink being secured to said second side of said motherboard.
2. The package of
at least one generally planar patch, said at least one generally planar ground plane being spaced inwardly from said at least one generally planar patch and parallel thereto, said at least one slot being a coupling aperture slot, said at least one slot being opposed to said at least one generally planar patch;
a third substrate structure locating said at least one generally planar patch with respect to said at least one generally planar ground plane and defining an air cavity between said at least one generally planar patch and said at least one generally planar ground plane; and
a reflector spaced inwardly from said at least one feed line and generally opposed to said at least one slot.
3. The package of
9. The package of
10. The package of
11. The package of
12. The package of
13. The package of
15. The package of
21. The method of
providing a third package portion comprising at least one generally planar patch and an associated third portion structure; and
securing said third package portion to said second package portion such that:
said at least one generally planar ground plane is spaced inwardly from said at least one generally planar patch and parallel thereto, with said at least one slot being opposed to said at least one generally planar patch; and
an air cavity is defined between said at least one generally planar patch and said at least one generally planar ground plane;
wherein:
said at least one slot is a coupling aperture slot;
said second package portion provided in said step of providing said second package portion further comprises at least one reflector; and
upon carrying out said step of securing said first package portion to said second package portion, said at least one reflector is spaced inwardly from said at least one feed line and generally opposed to said at least one slot.
22. The method of
23. The method of
24. The method of
providing a motherboard having a first side, a second side, and a heat-sink receiving cavity defined therein;
securing said radio-frequency integrated circuit chip package to said first side of said motherboard with said radio frequency chip adjacent said heat-sink receiving cavity;
providing a heat sink having a protuberance; and
securing said heat sink to said second side of said motherboard with said protuberance passing through said heat-sink receiving cavity and being in contact with said radio frequency chip.
25. The method of
|
The present invention generally relates to communications circuitry, and, more particularly, to integrated circuit packages and antennas.
In a wireless network, the connectivity and communication between devices is achieved through antennas attached to receivers or transmitters, in order to radiate the desired signals to or from other elements of the network. In radio communication systems, such as millimeter-wave radios, discrete components are usually assembled with low integration levels. These systems are often assembled using expensive and bulky waveguides and package-level or board-level microstrip structures to interconnect semiconductors and their required transmitter- or receiver-antennas. With recent progress in semiconductor technology and packaging engineering, the dimensions of these radio communication systems have become smaller. For applications such as wireless universal serial bus (USB), the operating distance is limited to about a meter; and a single antenna with about 7 dBi at 60 GHz will provide the necessary antenna gain. For distances as long as 10 meters (such as wireless video) or longer (such as radar), in point-to-point applications, antenna gains as high as 30 dBi, depending on the application, are required. However, high gain antennas for wireless video applications have very narrow beam widths, so pointing the antenna is very difficult for consumers. Therefore, a radiation pattern steerable array, such as a phased array, is necessary. Phased arrays are also widely used in military radars. However, packaging RF chips with integrated antennas or phased arrays is extremely difficult and very expensive due to the expensive components and extensive labor involved.
Principles of the present invention provide techniques for compact millimeter wave packages with integrated antennas.
In an exemplary embodiment, according to one aspect of the invention, a radio-frequency integrated circuit chip package, with at least one integrated antenna, includes at least one generally planar ground plane formed with at least one slot therein. The package includes a first substrate structure having an outer surface and an inner surface. The at least one generally planar ground plane is formed on the outer surface of the first substrate structure. The package also includes at least one feed line spaced inwardly from the ground plane and parallel thereto. The at least one feed line has an inner surface and an outer surface. The at least one feed line is a transmission line formed on the inner surface of the first substrate structure with the outer surface of the at least one feed line adjacent the inner surface of the first substrate structure. At least one radio frequency chip is coupled to the feed line and the ground plane. A second substrate structure is spaced inwardly from the feed line. The second substrate structure defines a chip-receiving cavity. The chip is located in the chip-receiving cavity. The inner surface of the at least one feed line borders the chip-receiving cavity.
In another exemplary embodiment, a radio-frequency integrated circuit chip package has N integrated aperture-coupled patch antennas, N being at least two, and the package includes N generally planar patches, as well as at least one generally planar ground plane spaced inwardly from the N generally planar patches and parallel thereto. The at least one generally planar ground plane is formed with at least N coupling aperture slots therein. The slots are opposed to the patches. Also included in the package is a first substrate structure locating the N generally planar patches with respect to the at least one generally planar ground plane and defining an antenna cavity between the N generally planar patches and the at least one generally planar ground plane. The N generally planar patches are located in the antenna cavity. Furthermore, a second substrate structure has an outer surface and an inner surface, and the at least one generally planar ground plane is formed on the outer surface of the second substrate structure. N feed lines are paced inwardly from the at least one generally planar ground plane and parallel thereto. The N feed lines have inner surfaces and outer surfaces. The N feed lines are transmission lines formed on the inner surface of the second substrate structure with the outer surfaces of the N feed lines adjacent the inner surface of the second substrate structure. At least one radio frequency chip is coupled to the N feed lines and the at least one generally planar ground plane. A third substrate structure is spaced inwardly from the N feed lines. The third substrate structure defines a chip-receiving cavity. The chip is located in the chip-receiving cavity. The inner surfaces of the N feed lines border the chip-receiving cavity. The N generally planar patches are arranged to form a planar phased array.
In a related aspect, an assembly includes a package of either kind as just described, as well as a motherboard having a first side, a second side, and a heat-sink receiving cavity defined therein. The radio-frequency integrated circuit chip package is secured to the first side of the motherboard with the radio frequency chip adjacent the heat-sink receiving cavity. The assembly also includes a heat sink having a protuberance passing through the heat-sink receiving cavity and being in contact with the radio frequency chip, the heat sink being secured to the second side of the motherboard.
In another aspect, a fabrication method is provided, which can be adapted to fabricate any of the embodiments or aspects described thus far. A first package portion is provided, including: at least one generally planar ground plane formed with at least one slot therein; an associated first portion structure having an outer surface and an inner surface, with the at least one generally planar ground plane being formed on the outer surface of the first portion structure; and at least one feed line spaced inwardly from the ground plane and parallel thereto. The at least one feed line has an inner surface and an outer surface, with the at least one feed line being a transmission line formed on the inner surface of the first portion structure with the outer surface of the at least one feed line adjacent the inner surface of the first portion structure. A second package portion is also provided. The second package portion is secured to the first package portion so as to define a chip-receiving cavity, with the inner surface of the at least one feed line bordering the chip-receiving cavity. At least one radio frequency chip is secured in the chip-receiving cavity with the at least one radio frequency chip being coupled to the feed line and the ground plane.
The method steps discussed result in a radio-frequency integrated circuit chip package, and in some instances, the method further includes providing a motherboard having a first side, a second side, and a heat-sink receiving cavity defined therein; securing the radio-frequency integrated circuit chip package to the first side of the motherboard with the radio frequency chip adjacent the heat-sink receiving cavity; and providing a heat sink having a protuberance. Further, in such instances, the method further includes securing the heat sink to the second side of the motherboard with the protuberance passing through the heat-sink receiving cavity and being in contact with the radio frequency chip.
These and other objects, features and advantages of the present invention will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings.
One or more embodiments of the invention provide an apparatus and method for low cost packages with integrated antennas and phased arrays operating in the millimeter wave (mmWave) range. An exemplary inventive package with integrated antennas is based on a multilayer printed circuit board (PCB). The package contains, for example, a rectangular or ring cavity for implementing high performance antenna(s) or antenna arrays and another cavity housing mmWave radio frequency (RF) integrated circuit chips. One or more embodiments of the invention also provide techniques to overcome the difficulties in making internal cavities and to avoid the need to employ wire bond technology at mmWave frequencies. Embodiments of the inventive packaging technology are consistent with the PCB manufacturing process and can be used for packages with an integrated antenna or antenna array.
Instances of the invention thus provide low cost packaging with integrated antennas or planar phased arrays; in particular, chip packaging with integrated antennas or planar phased array designs for mmWave frequencies and above.
Typical chip packages with integrated antennas have three major parts: (i) an RF chip, (ii) one or more antennas, and (iii) a package carrier (and in some instances, a package lid or cover, or an encapsulant to protect the package). One or more embodiments of the invention provide a package that has high performance antennas, an interface for flip-chipping an RF chip and an interface for flip-chipping the package to a printed circuit mother board.
Another substrate 112 is inward from ground plane 110. Another metal layer is inward from substrate 112 and is used to implement the antenna feed line(s) 114, pads 116, 118, 120 for RF chip connections (preferably a flip-chip/C4 (“controlled collapse chip connection”) type of connection), and interconnection(s) 122 (as appropriate) to one or more vias, such as via 124, in a further bound film layer 126 inward of the metal layer forming feed line 114, and a further substrate 128 inward of bound film 126. A still further metal layer provides all the pads for signal, control, power supply, and ground connections to the mother PCB (the mother PCB is omitted from the figure for clarity). Pads may include ground pad 130 interconnected with ground plane 110 through ground via 140, as well as one or more of signal, power, and control pads exemplified by pad 132 connected to interconnection 122 and antipad 142 by via 124. The vias may be, for example, plated through holes. Package pads 134 may also be provided. Depending on the patch antenna design, an optional reflector 144 can also be implemented on the same metal layer as the pads 130, 132, 134. In some instances, as discussed below, the reflector 144 is embedded.
To implement the flip-chip approach, the chip 162 preferably has a plurality of solder dots connected directly to the chip connection pads 116, 118, 120.
To enhance the patch antenna bandwidth, patches may be air suspended or supported with a foam material with a dielectric constant close to one at low frequency applications. However, at mmWave frequencies, especially for package applications, air suspended or foam supported patches are not realistic. Thus, in one or more embodiments of the invention, an air cavity 150 can be implemented in the packages. To avoid issues from hot gases during the PCB manufacturing process, vent hole(s) 152 can be employed. These holes can be designed such that they have little effect on the antenna performance. For example, hole 152 can be located near the middle of the cavity 150 or close to the edge of the cavity 150, and can be made relatively small, consistent with adequate venting. The vent holes can be on the top (outermost part of) the cavity 150 as shown in
The ground plane 110 is also used for making ground connections through vias (e.g., via 140) and signal, power, and control connections through vias and antipads (e.g., via 124 with antipad 142, illustrative of a via with antipad that could be used for signal, power, or control functionality). Antipads are beneficial from a manufacturing standpoint, and result in increased reliability, as it is difficult to achieve reliability in partial vias (i.e., vias such as via 124 that do not extend completely through a structure) without use of antipads.
An open chip-receiving cavity or socket 160 is realized in the substrate 128 and bound film 126. This socket is used to hold the RF chip 162. The chip is attached to the package through flip-chip bonding.
Note that all the mmWave components (antennas, power amplifiers, low noise amplifiers, and the like) are in the package 100. Vias 124, 140 are used to pass through DC or much lower frequency signals.
The package 100 may advantageously be attached to the mother board (not shown) through a ball grid array (BGA).
It will thus be appreciated that aspects of the invention include a package with a socket for an RF chip, and a planar antenna. In one or more instances, the RF chip is flip-chip attached to the package. Internal cavities can be used to improve the patch bandwidth. Venting holes can be used to remove the hot gases during the PCB manufacturing process. The package can be attached to the mother PCB through a BGA. The package can implement a planar phased array.
In view of the discussion of
Given the description herein, a person skilled in the PCB and antenna arts can make embodiments of the invention. Non-limiting examples of materials that may be used include thermoset plastic/ceramic/woven glass or similar laminates such as the Rogers RO4000® series of materials (and other compatible materials) available from Rogers Corporation of Rogers, Conn. USA, as well as copper for metal layers, possibly gold-plated on pads or other exposed areas. Similar techniques can be used for all the depicted embodiments, including
It will be appreciated that advantageously, embodiments of the invention, such as 100, 200, and 300, provide a complete package and not a mere patch antenna separate from the chip and other packaging.
Note that vias such as 124, 140 may be formed, for example, using plated through holes.
Embodiments of the invention may also include a second substrate layer, such as that formed by substrate 108 and bound films 106, 109, interposed in a region between the ground plane 110 and a plane defined by the patch 104. The patch 104 may be advantageously formed in a first metal layer and the ground plane 110 may be advantageously formed in a second metal layer.
In one or more embodiments, a third substrate layer, such as that formed by substrate 112, is interposed in a region between the ground plane 110 and the feed line 114. The feed line 114 may be advantageously formed in a third metal layer. Further, one or more packages in accordance with embodiments of the invention may include at least one via, such as via 190, formed in the third substrate layer 112 and coupled to the ground plane 110. A plurality of chip connection pads, such as pads 116, 118, 120, can be formed in the third metal layer. At least one of the chip connection pads, such as 118, can be coupled to the at least one via 190 in the third substrate layer. The chip connection pads couple the chip to the feed line 114 (pad 120), the via 190 (pad 118) and the via 124 (pad 116).
One or more embodiments of the invention may include one or more signals pads, one or more control pads, and one or more power supply pads, all of which are exemplified by pad 132, as well as one or more ground pads, such as 130. The signal, control, power supply and ground pads are advantageously formed in a fourth metal layer. As noted, package pads 134 can optionally be provided.
Also included in one or more embodiments is at least one ground via, such as 140, coupling the ground plane 110 and the ground pad 130. The at least one ground via 140 passes through the first and third substrate layers (e.g., substrate 112, bound film 126, and substrate 128), in a region not intersecting the feed line 114. One or more embodiments include at least one each of power, signal, and control antipads, such as antipad 142, formed coplanar with the ground plane 110. At least one signal via couples the signal antipad and the signal pad, and passes through the first and third substrate layers. Similarly, at least one power via couples the power antipad and the power pad, and passes through the first and third substrate layers. Furthermore, at least one control via couples the control antipad and the control pad, and passes through the first and third substrate layers. As noted, pad 132, via 124, and antipad 142 are illustrative of pad, via, and antipad elements that may be provided for power, signal, and control functionality.
As also noted, in some instances, a reflector, such as 144, is spaced inwardly from the third substrate layer and is generally opposed to the coupling aperture slot 113. The reflector can be located on an inner surface of the first substrate layer (e.g., inmost surface of substrate 128). The reflector can be exposed, as in
Advantageously, the second substrate layer, such as that formed by films 106, 109 and substrate 108, is formed with an air cavity, such as cavity 150, therein. Air cavity 150 is located between the patch 104 and the coupling aperture slot 113 in the ground plane 110. Preferably, the air cavity is formed in communication with a vent, such as vent 152 or 352. In the latter case, as in
As noted with regard to
For array applications, the spacing between the antenna elements is approximately one-half of the free space wavelength (for example, about 2.5 mm at 60 GHz). Thus, it is challenging to implement multiple cavities for antennas, as the cavity wall is too thin. Embodiments of the invention which address this issue will be discussed with regard to
For smaller arrays, an offset or side-by-side configuration is possible, as shown in
One or more embodiments of the invention thus provide a package with a socket 160 for an RF chip 162, and an internal cavity 750 for planar antenna arrays. The antenna cavity 750 can be, for example, a circular or rectangular ring, or a large cavity for side-by-side configurations (an example of the latter is shown in
In view of the description of
A first substrate layer, such as that formed by bound film 126 and substrate 128, is spaced inwardly from the feed lines 114, and is formed with a chip-receiving cavity 160, with the chip 162 being located in the chip-receiving cavity. A second substrate layer, such as that formed by films 106, 109 and substrate 108, is interposed in a region between the ground plane 110 and a plane defined by the patches 104. The patches 104 are formed in a first metal layer, the ground plane 110 is formed in a second metal layer, and the second substrate layer defines an antenna cavity 750, with the N generally planar patches 104 being located in the antenna cavity 750.
In some instances, an island 702, 1702 is formed in the second substrate layer, within the cavity 750, thus defining a ring shape of the cavity, and the N generally planar patches 104 are located in the ring shape, with the island 702, 1702 being substantially opposed to the chip-receiving cavity 160. “Substantially opposed,” as used herein, is intended to describe a configuration where the island at least partially overlaps the chip-receiving cavity when viewed in plan, to help support insertion loads from insertion of chip 162 into cavity 160. The island and the cavity may have a variety of shapes, and may have the same or different shapes in any particular instance. In some exemplary, non-limiting cases, both are rectangular (rectangular encompassing, but not limited to, square) when viewed in plan, while in other, exemplary, non-limiting cases, both are circular when viewed in plan.
In some instances, a third substrate layer, such as that formed by substrate 112, is interposed in a region between the ground plane 110 and the feed lines 114, and the feed lines 114 are formed in a third metal layer. In one or more embodiments, N reflectors 144 are spaced inwardly from the third substrate layer and generally opposed to the coupling aperture slots 113. The reflectors 144 can be located, for example, on an inner surface of the first substrate layer. Furthermore, in some instances, a fourth substrate layer, such as that formed by bound film 170 and substrate 172, is spaced inwardly from the reflectors 144, with the reflectors 144 being embedded between the first and fourth substrate layers.
In other instances, such as shown in
In some instances, a cover, such as layer 102, is secured over the antenna cavity 750, and is at least partially supported by the island 702.
In another aspect, a method of fabricating a radio-frequency integrated circuit chip package of the kind described includes providing a package of the kind described, without the chip 162 inserted, and with the island 702 as described, as well as inserting at least one radio frequency chip 162 into the cavity 160, with the island 702 supporting loads induced by the insertion of the chip into the cavity.
In yet another aspect, a method of fabricating a radio-frequency integrated circuit chip package of the kind described includes providing a package of the kind described, without the chip 162 inserted, and with the antenna cavity spaced away from the chip-receiving cavity when viewed in plan (as shown, for example, in
Internal cavities can be produced in PCB-based packages, as described above, but may involve some challenging processes. Internal cavities are very difficult to implement in the low temperature co-fired ceramic (LTCC) process. To address these issues, additional aspects of the invention will now be described. Thus the package design can be implemented in both PCB and LTCC processes. In one or more embodiments, the package can be split into two parts: a main part and a cover.
Aspects of the invention provide an apparatus and method for low cost packages with integrated antennas and phased arrays, operating in the millimeter wave (mmWave) range. One or more embodiments of a package with integrated antennas are based on multilayer PCB or LTCC, and include a rectangular or ring cavity for implementing high performance antenna arrays and another cavity for housing mmWave RF chips. In one or more embodiments, the internal cavity is avoided by splitting the package into two parts: a main body and a cover. This approach is consistent with the PCB and LTCC manufacturing processes and can be used for packages with an integrated antenna or antenna array. Further, this approach is suitable for automatic processes and reduces the number of components involved with packaging antennas. The “splitting” approach relates generally to low cost packaging with integrated antennas or planar phased arrays, and to chip packaging with integrated antennas or planar phased array designs for mmWave frequencies and above.
Thus, in the “flipping” approach, the embedded (internal) cavity becomes an open cavity.
The embodiment of
Additional manufacturing steps are needed to make the island 702. To reduce the steps, ridges 2150 can be used as shown in
The antennas in
Adhesive layers, such as layers 170, 126, 2606, in
In embodiments such as those of
In a number of exemplary embodiments described above, the chip 162 is flip-chip attached to the package. The flip-chip attachment provides good interconnection performance. However, flip-chip process may, at least in some circumstances, cost more than the wirebonding process.
One or more embodiments thus provide ridged structures, such as 2150, that can be used to remove the center island (that is, the structure is no longer an island since it is connected to other parts). Furthermore, in some embodiments, such as in
Thus, one or more embodiments of a radio-frequency integrated circuit chip package with N integrated aperture-coupled patch antennas, N being at least one, include a cover portion 2102, 2602, 3202, with N generally planar patches; and a main portion (lower stackup in
In some cases, such as
In some cases, the main portion has a first substrate layer, as discussed above, spaced inwardly from the feed lines 114, and the first substrate layer is formed with a chip-receiving cavity 160, the chip being located in the chip-receiving cavity. In this case, the feed lines 114 are located inwardly of the ground plane 110. An island 702 can be formed within the antenna cavity, thus defining a ring shape of the cavity, the island being substantially opposed to the chip-receiving cavity. The island and/or cavity can be round, rectangular, or any other desirable shape consistent with manufacturability. One or more island support ridges 2150 can be located within the cavity.
In the case where the feed lines are inward from the ground plane, optionally, N reflectors 144 can be spaced inwardly from the ground plane and the feed lines and generally opposed to the coupling aperture slots.
As in
In some embodiments of the package, N is two or more. The N patches can be arranged to form a planar phased array.
As shown in
In another aspect, with reference to
As noted above, aspects of the invention provide an apparatus and method for low cost packages with integrated antennas and phased arrays operating in the millimeter wave (mmWave) range. In one or more embodiments, a package with integrated antennas is based on multilayer printed circuit board (PCB) or low temperature cofired ceramic (LTCC). The package includes a rectangular or ring cavity for implementing high performance antenna arrays and for housing mmWave RF chips. The need for an internal cavity is avoided by splitting the package into two parts: a main body and a cover. The packaging technology of such embodiments is consistent with the PCB and LTCC manufacturing processes and can be used for packages with an integrated antenna or antenna array. Thus, aspects of the invention relate generally to low cost packaging with integrated antennas or planar phased arrays, and in particular, relate to chip packaging with integrated antennas or planar phased array designs for mmWave frequencies and above. Aspects of the invention advantageously integrate antennas with their RF front-end circuits. One or more embodiments, such as are described with respect to
The ring cavity solution discussed above is quite beneficial, provides high performance, and is relatively easy to implement. However, two issues have been noted with the ring cavity solution. First, the reflectors may restrict or interfere with via implementation. This is particular true for arrays with eight or more elements where many vias are required, so the vias may spread to the reflector region. Second, the apertures on the ground plane will radiate some RF energy to the back side of the package even though the reflectors are used. One or more embodiments, such as the examples depicted in
As seen in
In the event that there are many pads for BGA (ball grid array) attachment of the package to the PCB, especially for large arrays, in at least some cases it will be necessary to spread the pads on the bottom of the package, as show in
If the package contains a high powered RFIC such as a transmitter, a heat dissipater 4980 can be attached on the cover 4102 of the package as shown in
In another aspect, it is also possible to use the chip 162 as a support for the cover 4102 to prevent the cover from sagging, as shown at location 5090 in
Thus, in view of
At least one radio frequency chip 162 is coupled to the feed lines 114 and the ground plane 4110. The cover portion 4102 and the main portion cooperatively define an antenna cavity 6000, and the N generally planar patches 104 and the chip 162 are located in the antenna cavity 6000. The package is formed without reflectors.
Optionally, N is at least two. Cavity 6000 may be, for example, rectangular, circular, ring-shaped, or the like, when viewed in plan. In some instances, as seen in
As seen in the non-limiting example of
Optionally, the N generally planar patches are arranged to form a planar phased array, as seen in
As seen in
As seen in
Furthermore, in some instances, one or more of the features discussed can be combined. For example, a package could implement a planar phased array, and could implement one or both of the heat dissipater aspect and cover support aspects of
With reference again to
In some instances, the main portion and the cover portion are formed with opposed ball limiting metallurgy pads, as shown in
The method continues at block 3912 (for example, one could stop or fabricate more packages). Again, in some embodiments of the method, N is two or more. The N patches can be arranged to form a planar phased array.
Aspects of the invention may be useful in a variety of different applications. For example, in low cost consumer applications with small array size, a package that contains a one-chip module with all the phase shifters and necessary control circuits, and a planar antenna array, can be valuable solution, and can be implemented using techniques set forth herein. One or more embodiments of phased array architecture can be implemented in the thin film technology or printed circuit board (PCB) or LTCC technology. A significant advantage of one or more embodiments is that all antenna elements can be implemented in a planar way and the RFIC module can be packaged with the antenna elements simultaneously. Furthermore, one or more phased array embodiments provide high antenna performance while maintaining easy manufacturability.
One or more embodiments of the invention provide an apparatus and method for low cost packages with integrated antennas, phased arrays and high performance transmission lines operating in the millimeter wave (mmWave) range. In one or more instances, a package with integrated antennas is based on multilayer printed circuit board (PCB) technology or low temperature cofired ceramic (LTCC) technology. As will be described, for example, with respect to
One or more instances of the invention relate to low cost packaging with integrated antennas or planar phased arrays. One or more specific embodiments are directed to chip packaging with integrated antennas or planar phased array designs with high performance transmission lines for mmWave frequencies and above.
With recent progress in semiconductor technology and packaging engineering the dimensions of radio communication systems have become smaller and the integration of antennas with their RF front-end circuits has become more desirable. Packaging an RF chip with integrated antennas or phased arrays has, heretofore, been difficult and expensive, due to expensive components and extensive labor involved. One or more embodiments are suitable for automatic processes and reduce many components involved with packaging antennas.
Typical chip packages with integrated antennas have four major parts: an RF chip, one or more antennas, a package carrier, and a possible package lid and/or cover (in other situations, instead of a lid or cover, encapsulant is used to protect the package). One or more embodiments provide a design for a package that has high performance antennas, an interface for flip-chipping the RF chip and an interface for flip-chipping the package to the printed circuit mother board.
Reference should now be had to
One or more embodiments making use of the enlarged lower cavity are conformable to both PCB and LTCC manufacturing processes.
The upper air cavity 5550, 5750 is used to average the high dielectric constant of PCB or LTCC materials with air, whose dielectric constant is unity, to obtain a lower averaged dielectric constant value so as to improve the antenna bandwidth and radiation efficiency. The lower cavity 5560, 5760 provides not only the chip housing space but also improves the transmission line performance, as explained with respect to
Since the middle portion is thicker in the LTCC case, the center island 5551, 5751, which is used to prevent package sag, can, if desired, be avoided in the LTCC process. Note also that while the center island 5551, 5751 is preferred in the PCB process, it is not necessarily present in all PCB embodiments.
Heat problems become of greater significance with the increasing size of antenna arrays. One or more embodiments can be easily attached to different sizes of heat sinks to address heat dissipation issues associated with active devices.
One or more embodiments of the invention thus provide a package with a socket for an RF chip and a cavity for planar antenna arrays, wherein the antenna cavity can be a circular or rectangular ring or ring-type, or a large cavity for a side-by-side configuration, and wherein the cavity for housing the chip can also provide spaces for high performance transmission lines at mmWave wavelengths. In one or more embodiments, the package can implement a planar phased array, and/or a heat dissipater can be implemented below the lower housing cavity.
Given the discussion thus far, it will be appreciated that, in general terms, a radio-frequency integrated circuit chip package, according to an aspect of the invention, has at least one integrated antenna. Examples include packages 5300, 5400. The package includes at least one generally planar ground plane 5310, 5410. The ground plane is formed with at least one slot 5313, 5413 therein.
Furthermore, the package includes a first substrate structure such as 5312 or 5412 having an outer surface and an inner surface. Note that a substrate structure may include one or more substrates or other elements and does not necessarily correspond to a particular substrate per se. The at least one generally planar ground plane 5310, 5410 is formed on the outer surface of the second substrate structure. Still further, the package includes at least one feed line 5314, 5414 spaced inwardly from the ground plane and parallel thereto. The at least one feed line has an inner surface and an outer surface. The at least one feed line is a transmission line formed on the inner surface of the first substrate structure with the outer surface of the at least one feed line adjacent the inner surface of the first substrate structure. At least one radio frequency chip 5362, 5462 is coupled to the feed line and the ground plane. A second substrate structure is spaced inwardly from the feed line. The second substrate structure defines a chip-receiving cavity 5360, 5460. Non-limiting examples of a second substrate structure include elements 5326, 5328, 5370, 5372 and elements 5426, 5428, 5472, 5499. The chip is located in the chip-receiving cavity. The inner surface of the at least one feed line borders the chip-receiving cavity, preferably over the entire length of the feed line.
Described thus far is a basic embodiment without a patch, wherein radiation emanates from the slot. In one or more embodiments, the package also includes at least one generally planar patch 5304, 5404. The at least one generally planar ground plane is spaced inwardly from the at least one generally planar patch and is parallel thereto. The at least one slot is a coupling aperture slot, and is opposed to the at least one generally planar patch. A third substrate structure locates the at least one generally planar patch with respect to the at least one generally planar ground plane and defines an air cavity 5350, 5450 between the at least one generally planar patch and the at least one generally planar ground plane. A non-limiting example of such a third substrate structure includes elements 5302, 5306, 5308, and 5309 or elements 5402, 5408, and 5409.
Optionally, a reflector 5344, 5444 is spaced inwardly from the at least one feed line and generally opposed to the at least one coupling aperture slot. In some embodiments, the third substrate structure has an outer surface and the reflector is located on the outer surface of the third substrate structure. The package can be implemented, for example, in printed circuit board technology, as in
In another exemplary embodiment, a radio-frequency integrated circuit chip package has N integrated aperture-coupled patch antennas, N being at least two. Non-limiting examples include packages 5500, 5700, 5900, and 6100. The package includes N generally planar patches 5504. Note that for brevity, reference will be had to exemplary elements in
The N generally planar patches are located in the antenna cavity 5550. Furthermore, a second substrate structure has an outer surface and an inner surface, and the at least one generally planar ground plane is formed on the outer surface of the second substrate structure. A non-limiting example of a second substrate structure is the substrate of middle portion 5596. N feed lines 5514 are paced inwardly from the at least one generally planar ground plane and parallel thereto. The N feed lines have inner surfaces and outer surfaces. The N feed lines are transmission lines formed on the inner surface of the second substrate structure with the outer surfaces of the N feed lines adjacent the inner surface of the second substrate structure. At least one radio frequency chip 5562 is coupled to the N feed lines and the at least one generally planar ground plane. A third substrate structure is spaced inwardly from the N feed lines. A non-limiting example of such a third substrate structure is the bottom portion 5598 with the downward projections of the middle portion 5596, or the bottom portion 5798 with upward projections. The third substrate structure defines a chip-receiving cavity 5560. The chip is located in the chip-receiving cavity. The inner surfaces of the N feed lines border the chip-receiving cavity. The N generally planar patches are arranged to form a planar phased array.
The antenna cavity can be rectangular when viewed in plan, as in
In one or more embodiments, N reflectors 5544 are spaced inwardly from the N feed lines and generally opposed to the coupling aperture slots. In some instances, the third substrate structure has an outer surface and the N reflectors 5544 are located on the outer surface of the third substrate structure.
The package can be implemented, for example, in PCB or LTCC technology.
In a related aspect, an assembly (see
In another aspect, a fabrication method is provided, which can be adapted to fabricate any of the embodiments or aspects described thus far. Reference will be made to
In the fabrication method, a second package portion (for example, 5598) is also provided. The third package portion 5594, where present is secured to the first package portion 5596 such that the at least one generally planar ground plane 5510 is spaced inwardly from the generally planar patch 5504 and is parallel thereto, with the slot being opposed to the patch, and such that an air cavity 5550 is defined between the at least one generally planar patch and the at least one generally planar ground plane. The second package portion 5598 is secured to the first package portion 5596 so as to define a chip-receiving cavity 5560, with the inner surface of the at least one feed line 5514 bordering the chip-receiving cavity 5560. At least one radio frequency chip 5562 is secured in the chip-receiving cavity with the at least one radio frequency chip being coupled to the feed line 5514 and the ground plane 5510 (see discussion of vias with respect to other figures). The walls defining the cavities 5550, 5560 can, as noted, be located on any of the portions 5594, 5596, 5598.
The method steps discussed result in a radio-frequency integrated circuit chip package, and in some instances, the method further includes providing a motherboard 5955, 6155 having a first side, a second side, and a heat-sink receiving cavity defined therein; securing the radio-frequency integrated circuit chip package to the first side of the motherboard with the radio frequency chip adjacent the heat-sink receiving cavity; and providing a heat sink 6001, 6003 having a protuberance. Further, in such instances, the method further includes securing the heat sink 6001, 6003 to the second side of the motherboard 5955, 6155 with the protuberance passing through the heat-sink receiving cavity and being in contact with the radio frequency chip 5962, 6162.
In one or more embodiments, the second package portion 5598 provided in the step of providing the second package portion further includes at least one reflector 5544, and, upon carrying out the step of securing the first package portion to the second package portion, the at least one reflector 5544 is spaced inwardly from the at least one feed line 5514 and generally opposed to the at least one slot. The at least one slot may be a coupling aperture slot when a patch or patches are employed.
The fabrication method may be used for first, second, and third package portions implemented, for example, in printed circuit board technology or LTCC technology. The fabrication method may be used for single patch or multiple patch embodiments, including planar phased arrays.
Note that, to avoid clutter and confusion, use of hidden (dashed) lines is generally avoided in the top (plan) views herein.
It will be appreciated and should be understood that the exemplary embodiments of the invention described above can be implemented in a number of different fashions. Given the teachings of the invention provided herein, one of ordinary skill in the related art will be able to contemplate other implementations of the invention.
Although illustrative embodiments of the present invention have been described herein with reference to the accompanying drawings, it is to be understood that the invention is not limited to those precise embodiments, and that various other changes and modifications may be made by one skilled in the art without departing from the scope of spirit of the invention.
Liu, Duixian, Floyd, Brian A., Chen, Ho Chung
Patent | Priority | Assignee | Title |
10424846, | Sep 12 2012 | International Business Machines Corporation | Hybrid-on-chip and package antenna |
10483618, | Nov 02 2017 | Samsung Electronics Co., Ltd. | Semiconductor package and manufacturing method thereof |
10840578, | Aug 09 2018 | Industrial Technology Research Institute | Antenna array module and manufacturing method thereof |
10938090, | Jul 03 2018 | SAMSUNG ELECTRONICS CO , LTD | Antenna module |
10944180, | Jul 10 2017 | Viasat, Inc | Phased array antenna |
11011828, | Apr 13 2018 | Samsung Electronics Co., Ltd. | Apparatus and method for arranging antennas supporting millimeter wave frequency bands |
11223124, | May 10 2019 | Microsoft Technology Licensing, LLC | Variable ground plane tuning compensation |
11482791, | Jul 10 2017 | ViaSat, Inc. | Phased array antenna |
8502735, | Nov 18 2009 | BAE SYSTEMS SPACE & MISSION SYSTEMS INC | Antenna system with integrated circuit package integrated radiators |
8860607, | Aug 09 2010 | KING ABDULLAH UNIVERSITY OF SCIENCE AND TECHNOLOGY | Gain enhanced LTCC system-on-package for UMRR applications |
8919655, | Jan 28 2011 | SHANGHAI IC R & D CENTER CO , LTD | Radio frequency identification (RFID) tag and manufacturing methods thereof |
9343793, | Feb 07 2014 | Kabushiki Kaisha Toshiba | Millimeter wave bands semiconductor package |
9343794, | Feb 07 2014 | Kabushiki Kaisha Toshiba | Millimeter wave bands semiconductor package |
9577314, | Sep 12 2012 | International Business Machines Corporation | Hybrid on-chip and package antenna |
9692106, | Sep 12 2012 | International Business Machines Corporation | Hybrid on-chip and package antenna |
9966653, | Aug 28 2015 | Apple Inc. | Antennas for electronic device with heat spreader |
Patent | Priority | Assignee | Title |
5903239, | Aug 11 1994 | Matsushita Electric Industrial Co., Ltd. | Micro-patch antenna connected to circuits chips |
6421012, | Jul 19 2000 | NORTH SOUTH HOLDINGS INC | Phased array antenna having patch antenna elements with enhanced parasitic antenna element performance at millimeter wavelength radio frequency signals |
6809688, | Jun 30 2000 | Sharp Kabushiki Kaisha | Radio communication device with integrated antenna, transmitter, and receiver |
6906668, | Jun 11 2003 | Harris Corporation | Dynamically reconfigurable aperture coupled antenna |
7084828, | Aug 27 2003 | Harris Corporation | Shaped ground plane for dynamically reconfigurable aperture coupled antenna |
7095372, | Nov 07 2002 | FRACTUS, S A | Integrated circuit package including miniature antenna |
7119745, | Jun 30 2004 | International Business Machines Corporation | Apparatus and method for constructing and packaging printed antenna devices |
7176506, | Aug 28 2001 | Tessera, Inc | High frequency chip packages with connecting elements |
7312763, | Jul 23 2004 | Wafer scale beam forming antenna module with distributed amplification | |
7321339, | Jan 14 2005 | Phase shifters for beamforming applications | |
7329950, | Sep 17 2004 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | RFIC die and package |
7372408, | Jan 13 2006 | International Business Machines Corporation | Apparatus and methods for packaging integrated circuit chips with antenna modules providing closed electromagnetic environment for integrated antennas |
20020007468, | |||
20060276157, | |||
20070026567, | |||
20070063056, | |||
20070103380, | |||
20070111388, | |||
20080029886, | |||
20080105966, | |||
20080122726, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 26 2009 | FLOYD, BRIAN A | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022893 | /0813 | |
Jun 26 2009 | LIU, DUIXIAN | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022893 | /0813 | |
Jun 26 2009 | CHEN, HO CHUNG | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022893 | /0813 | |
Jun 30 2009 | International Business Machines Corporation | (assignment on the face of the patent) | / | |||
Jun 30 2009 | MEDIATEK | (assignment on the face of the patent) | / | |||
Sep 26 2011 | CHEN, HO-CHUNG | MEDIATEK | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026980 | /0041 | |
Jun 29 2015 | International Business Machines Corporation | GLOBALFOUNDRIES U S 2 LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036550 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S 2 LLC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S INC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Nov 27 2018 | GLOBALFOUNDRIES Inc | WILMINGTON TRUST, NATIONAL ASSOCIATION | SECURITY AGREEMENT | 049490 | /0001 | |
Oct 22 2020 | GLOBALFOUNDRIES Inc | GLOBALFOUNDRIES U S INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054633 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES U S INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 056987 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054636 | /0001 |
Date | Maintenance Fee Events |
Feb 17 2016 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Feb 20 2020 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Feb 21 2024 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 04 2015 | 4 years fee payment window open |
Mar 04 2016 | 6 months grace period start (w surcharge) |
Sep 04 2016 | patent expiry (for year 4) |
Sep 04 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 04 2019 | 8 years fee payment window open |
Mar 04 2020 | 6 months grace period start (w surcharge) |
Sep 04 2020 | patent expiry (for year 8) |
Sep 04 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 04 2023 | 12 years fee payment window open |
Mar 04 2024 | 6 months grace period start (w surcharge) |
Sep 04 2024 | patent expiry (for year 12) |
Sep 04 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |