A semiconductor test system with self-inspection of an electrical channel is disclosed, which includes a tester head, a plurality of parameter detection units and a self-inspection controller. The tester head includes a plurality of pin electronics cards inserted therein, in which the plurality of pin electronics cards contain a plurality of power channels, a plurality of I/O channels and a plurality of drive channels. The self-inspection controller outputs different inspection signals respectively to each power channel, each I/O channel and each drive channel. Then, the plurality of parameter detection units detect response signals respectively produced by each power channel, each I/O channel and each drive channel in response to the inspection signals respectively received thereby, and the response signals are judged by the self-inspection controller. Thus, the invention is capable of self-inspecting each electrical channel if it is in a normal condition, either in an open or short circuit, or if there exists a leakage condition.
|
1. A semiconductor test system with self-inspection of an electrical channel, comprising:
a tester head, including a plurality of pin electronics cards (PE cards) inserted therein, the plurality of pin electronics cards containing a plurality of power channels, a plurality of I/O channels and a plurality of drive channels;
a plurality of parameter detection units, being respectively electrically connected to the plurality of power channels, the plurality of I/O channels and the plurality of drive channels in the plurality of pin electronics cards; and
a self-inspection controller, being electrically connected respectively to the plurality of power channels, the plurality of I/O channels and the plurality of drive channels in the plurality of pin electronics cards, and to the plurality of parameter detection units, in which the self-inspection controller controls inputting different inspection signals respectively to each of the plurality of power channels, each of the plurality of I/O channels and each of the plurality of drive channels, and the plurality of parameter detection units detect response signals respectively produced by each of the plurality of power channels, each of the plurality of I/O channels and each of the plurality of drive channels in response to the inspection signals respectively received thereby and output the same to the self-inspection controller.
2. The semiconductor test system with self-inspection of an electrical channel as claimed in
3. The semiconductor test system with self-inspection of an electrical channel as claimed in
4. The semiconductor test system with self-inspection of an electrical channel as claimed in
5. The semiconductor test system with self-inspection of an electrical channel as claimed in
and wherein the self-inspection controller controls inputting the inspection voltage to each of the plurality of power channels, and the plurality of parameter detection units respectively measure a response current produced by each of the plurality of power channels in response to the inspection voltage received thereby, which the response current is compared with the range of qualified current in the memory; and the self-inspection controller controls inputting the inspection current respectively to each of the plurality of I/O channels and each of the plurality of drive channel, and the plurality of parameter detection units measure a response voltage respectively produced by each of the plurality of I/O channels and each of the plurality of drive channels in response to the inspection current received thereby, which the response voltage is compared with the range of qualified voltage in the memory.
6. The semiconductor test system with self-inspection of an electrical channel as claimed in
and wherein the self-inspection controller controls inputting the further inspection voltage to each of the plurality of I/O channels and each of the plurality of drive channels and the plurality of parameter detection units measure a further response current respectively produced by each of the plurality of I/O channels and each of the plurality of drive channels in response to the further inspection voltage received thereby, which the further response current is compared with the further range of qualified current in the memory.
7. The semiconductor test system with self-inspection of an electrical channel as claimed in
and wherein the self-inspection controller controls inputting the still further inspection voltage to each of the plurality of I/O channels and each of the plurality of drive channels and the plurality of parameter detection units measure a still further response current respectively produced by each of the plurality of I/O channels and each of the plurality of drive channels in response to the still further inspection voltage received thereby, which the still further response current is compared with the still further range of qualified current in the memory.
8. The semiconductor test system with self-inspection of an electrical channel as claimed in
9. The semiconductor test system with self-inspection of an electrical channel as claimed in
10. The semiconductor test system with self-inspection of an electrical channel as claimed in
|
1. Field of the Invention
The present invention relates to a semiconductor test system with self-inspection of an electrical channel and, more particularly, to a test system for use in a test equipment for IC package.
2. Description of Related Art
In the industry of semiconductor package test, the test bench (machine) and equipment dominate an absolutely important role. If the test bench and equipment are in failure or out of order, big loss in cost will be incurred. In addition, in many occasions of incurring failure or abnormal condition, the bench or equipment itself will not inform or notify the situation and it is hard to trace back when the failure or abnormal condition starts, which quite often results in a serious event of taking back. Not only loss of cost is generated, but also reputation of the company will be affected.
In the test bench and equipment, an electrical channel is mainly used to provide power, I/O and drive for a probe. Pogo pins are used to directly contact a chip or wafer to be tested for testing. As the pogo pins obtain test parameters and send them back through electrical channels, due to that the electrical channels are up to many hundreds or thousands in quantity and are physically visible, inspection of the electrical channels indeed meets with problem. Further, since the electrical channels play a rather important role, once one of the electrical channels is damaged or in an abnormal condition, such as in an unexpected open circuit or short circuit, or in leakage, the whole test quality or test result will be affected.
Although each of the global enterprises in semiconductor test equipments possesses its own techniques of self-inspection of the test bench, they are directed to inspecting the whole equipment, including inspections one by one on each part of the bench and sub-systems. Such inspections waste much time and human labors. As far as the existing techniques are concerned, there is no provision of a system or method with self-inspection of an electrical channel for rapid inspection or adaptively for use in all kinds of equipments produced by all the enterprises.
Therefore, it is desirable to provide an improved semiconductor test system with self-inspection of an electrical channel to mitigate and/or obviate the aforementioned problems.
An object of the present invention is to provide a semiconductor test system with self-inspection of an electrical channel, comprising a tester head, a plurality of parameter detection units and a self-inspection controller. The tester head includes a plurality of pin electronics cards (PE cards) inserted therein, in which the plurality of pin electronics cards contain a plurality of power channels, a plurality of I/O channels and a plurality of drive channels. In addition, the plurality of parameter detection units are respectively electrically connected to the plurality of power channels, the plurality of I/O channels and the plurality of drive channels in the plurality of pin electronics cards.
The self-inspection controller is electrically connected respectively to the plurality of power channels, the plurality of I/O channels and the plurality of drive channels in the plurality of pin electronics cards, and to the plurality of parameter detection units, in which the self-inspection controller controls inputting different inspection signals respectively to each of the plurality of power channels, each of the plurality of I/O channels and each of the plurality of drive channels, and the plurality of parameter detection units detect response signals respectively produced by each of the plurality of power channels, each of the plurality of I/O channels and each of the plurality of drive channels in response to the inspection signals respectively received thereby and output the same to the self-inspection controller. Thus, before inspecting a wafer to be tested, the invention is capable of self-inspecting each of the electrical channels if it is in a normal condition, either in an open or short circuit, or if there exists a leakage condition.
Moreover, the invention further includes a memory, being electrically connected to the self-inspection controller and storing a set of qualified parameters, in which the self-inspection controller retrieves the response signals, compares them with the set of qualified parameters and outputs a corresponding alarm signal if the comparison shows not matching. Of course, if the comparison shows matching, a normal signal will be outputted. The alarm signal may be in voice, light or electricity, or may be a flag for a comparison result. Similarly, the self-inspection controller of the invention may retrieve the response signals and show them on a display, i.e. directly displaying the response signals without a determining procedure.
The invention further comprises an alarm, being electrically connected to the self-inspection controller, wherein the self-inspection controller outputs the corresponding alarm signal via the alarm. The alarm may be a display, buzzer, vibrator, or any other alarm device capable of generating voice, light or electricity. Thus, the invention is capable of providing functions of determining with self-inspection and outputting with notification.
According to the invention, the set of qualified parameters includes a range of qualified current and a range of qualified voltage, and the inspection signals include an inspection voltage and an inspection current. The self-inspection controller controls inputting the inspection voltage to each of the plurality of power channels and the plurality of parameter detection units respectively measure a response current produced by each of the plurality of power channels in response to the inspection voltage received thereby, which response current is compared with the range of qualified current in the memory. Based on it, it can be inspected if each of the power channels is in a condition of open circuit or short circuit.
Furthermore, the self-inspection controller controls inputting the inspection current respectively to each of the plurality of I/O channels and each of the plurality of drive channel, and the plurality of parameter detection units measure a response voltage respectively produced by each of the plurality of I/O channels and each of the plurality of drive channels in response to the inspection current received thereby, which response voltage is compared with the range of qualified voltage in the memory. Among which, the input inspection current is to be distinguishable from the input inspection voltage, but not limited to inputting the inspection current. It may similarly input the inspection voltage and measure the response current to inspect if each of the plurality of I/O channels and each of the plurality of drive channels are in a condition of open circuit or short circuit.
In addition, the set of qualified parameters further includes a further range of qualified current and the inspection signals additionally include a further inspection voltage. The self-inspection controller controls inputting the further inspection voltage to each of the plurality of I/O channels and each of the plurality of drive channels, and the plurality of parameter detection units measure a further response current respectively produced by each of the plurality of I/O channels and each of the plurality of drive channels in response to the further inspection voltage received thereby, which further response current is compared with the further range of qualified current in the memory. Based on it, it can be inspected if each of the plurality of I/O channels and each of the plurality of drive channels are in a condition of leakage
Preferably, according to the invention, the set of qualified parameters further includes a still further range of qualified current and the inspection signals additionally include a still further inspection voltage. The self-inspection controller controls inputting the still further inspection voltage to each of the plurality of I/O channels and each of the plurality of drive channels, and the plurality of parameter detection units measure a still further response current respectively produced by each of the plurality of I/O channels and each of the plurality of drive channels in response to the still further inspection voltage received thereby, which still further response current is compared with the still further range of qualified current in the memory. The control of inputting the still further inspection voltage by the self-inspection controller is mainly used for verifying if there is a condition of leakage.
Meantime, the invention may further comprise a memory, being electrically connected to the self-inspection controller, in which the self-inspection controller retrieves the response signals and stores the response signals in the memory, so as to record the inspection result. Moreover, the invention further comprises a central server, being electrically connected to the self-inspection controller via a network. Similarly, the self-inspection controller retrieves the response signals and stores the response signals in the central server via the network. The central server is mainly used for recording and managing. As such, the invention may be extended to that a central server may proceed with managing and recording for a plurality of benches (machines).
Other objects, advantages, and novel features of the invention will become more apparent from the following detailed description when taken in conjunction with the accompanying drawings.
Please refer to
Please refer to
Based on it, as shown in
Further, this embodiment includes a central server (not shown in the drawing), which is electrically connected with a plurality of test benches (not shown in the drawing) with different specifications via a network. The central server stores test programs corresponding to the plurality of test benches with different specifications and provide test results for recording and managing. As the test bench 1 is to proceed with self-inspection of an electrical channel, it only needs to input instructions (such as advan_contact_diag) in any catalogs or a particular catalog. The test bench 1 will automatically download test programs from the central server to the particular catalog in the bench and automatically execute the same, while the result of execution will be stored in the bench and the central server at the same time so as to facilitate monitoring and managing.
Please refer to
In addition,
Furthermore, the memory 5 stores a set of qualified parameters 50. The self-inspection controller 4 retrieves the response signals R1,R2,R3, compares them with the set of qualified parameters 50 and outputs a corresponding alarm signal if the comparison shows not matching. For example, since the alarm 6 in this embodiment is a display, labeling of the electrical channel shown on the display for not matching after comparison is “FAIL”. If the comparison shows matching, a normal signal will be outputted and the labeling of the electrical channel shown on the display is “PASS”. Of course, the alarm signal may be one of voice, light or electricity, such as generating voice, lighting or vibration, or may be a flag for the comparison result.
Please refer to
Please refer to
In this embodiment, the inspection voltage E11 inputted to each of the plurality of power channels 21 is 5V (volts), and the range of qualified current 51 is preset with 0 A-900 nA (nano-ampere, 10−9 A). Since each of the plurality of power channels 21 is preset with a short circuit, the normal value of the measured response current R11 should be 0 A to some hundreds of nA. If an abnormal condition occurs, a range of some tens to some hundreds of uA (micro-ampere, 10−6 A) will be measured. In addition, in this embodiment, the inspection current E12 for each of the plurality of I/O channels 22 and each of the plurality of drive channels 23 is 100 uA, and the range of qualified voltage 52 is preset with 3V (clamp value). Since each of the plurality of I/O channels 22 and each of the plurality of drive channels 23 are preset with an open circuit, in a normal condition, the response voltage R12 will be within the range of qualified voltage 52. If exceeded, it indicates an abnormal situation.
Please refer to
Thereafter, in this embodiment, a second time of leakage inspection is verified as follows. Similarly, the self-inspection controller 4 controls respectively inputting the still further inspection voltage E3 to each of the plurality of I/O channels 22 and each of the plurality of drive channels 23 (Step C3). Then, the plurality of parameter detection units 24 respectively measure a response current R3 produced by each of the plurality of I/O channels 22 and each of the plurality of drive channels 23 in response to the still further inspection voltage E3 received thereby (Step D3). And then, in the self-inspection controller 4, the measured response current R3 is compared with the still further range of qualified current 54 in the memory 5 (Step E3). Lastly, comparing and verifying the above-mentioned response signals, i.e. the response currents R2,R3, it may accurately be known if there is a leakage condition.
In this embodiment of leakage inspection, the inspection voltages E2,E3 inputted are 0V and 5V (volts), respectively. The ranges of qualified current 53,54 are preset respectively with 0 A-900 nA (nano-ampere, 10−9 A). In a normal condition, there should be no leakage situation and the measured response currents R2,R3 should be some hundreds of nA. If an abnormal condition occurs, a range of some tens to some hundreds of uA (microampere, 10−6 A) will be measured.
Although the present invention has been explained in relation to its preferred embodiment, it is to be understood that many other possible modifications and variations can be made without departing from the scope of the invention as hereinafter claimed.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4888715, | Dec 03 1984 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor test system |
7847571, | Feb 11 2009 | KING YUAN ELECTRONICS CO., LTD. | Semiconductor test system with self-inspection of electrical channel for Pogo tower |
20080284454, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 02 2009 | CHANG, CHUNG LUNG | KING YUAN ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022913 | /0594 | |
Jun 23 2009 | KING YUAN ELECTRONICS CO., LTD. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Nov 02 2015 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 25 2019 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jan 08 2024 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 25 2015 | 4 years fee payment window open |
Mar 25 2016 | 6 months grace period start (w surcharge) |
Sep 25 2016 | patent expiry (for year 4) |
Sep 25 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 25 2019 | 8 years fee payment window open |
Mar 25 2020 | 6 months grace period start (w surcharge) |
Sep 25 2020 | patent expiry (for year 8) |
Sep 25 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 25 2023 | 12 years fee payment window open |
Mar 25 2024 | 6 months grace period start (w surcharge) |
Sep 25 2024 | patent expiry (for year 12) |
Sep 25 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |