A test vector decode circuit includes a lockout circuit to prevent inadvertent latching of output vectors. The test vector decode circuit is driven by an additional output vector from the test vector decode circuit. The additional output vector, as well as the other output vectors, undergo at least one latching. A signal transmitted by the additional output vector as a result of the final latching activates the lockout circuit. The test vector decode circuit also receives a supervoltage signal. Only by turning off the supervoltage signal can all of the output test vectors be reset, including the additional output vector.

Patent
   8281193
Priority
Jun 26 1997
Filed
Dec 13 2011
Issued
Oct 02 2012
Expiry
Jun 26 2017

TERM.DISCL.
Assg.orig
Entity
Large
0
32
EXPIRED
1. A method of protecting a test circuit from receiving a subsequent latching signal after receiving at least one prior latching signal, comprising:
allowing the at least one prior latching signal to reach the test circuit;
performing a test circuit operation for each prior latching signal;
providing a lockout signal responsive to a last prior latching signal; and
stopping any subsequent latching signal with the lockout signal.
12. A method of protecting a test circuit from receiving a subsequent latching signal after receiving at least one prior latching signal, comprising:
allowing the at least one prior latching signal to reach the test circuit;
performing a test circuit operation for each prior latching signal;
providing a lockout signal comprising generating an output signal from the test circuit; and
stopping any subsequent latching signal with the lockout signal.
14. A method of protecting a test circuit from receiving a subsequent latching signal after receiving at least one prior latching signal, comprising:
allowing the at least one prior latching signal to reach the test circuit;
performing a test circuit operation for each prior latching signal;
providing a lockout signal; and
stopping any subsequent latching signal with the lockout signal; and
resetting one or more output signals from the test circuit in response to receiving a reset input signal.
2. The method of claim 1, further comprising providing the lockout signal to a lockout circuit as a first input signal, wherein the at least one prior latching signal is provided to the test circuit as an output of the lockout circuit.
3. The method of claim 1, further comprising entering a test mode of the test circuit in response to the latching signal reaching the test circuit.
4. The method of claim 1, further comprising providing the lockout signal to an OR gate as a first input signal, wherein the at least one prior latching signal is provided to the test circuit as an output of the OR gate.
5. The method of claim 4, further comprising providing a second input signal to the OR gate from a detect circuit, wherein the detect circuit generates the second input in response to one or more detect signals.
6. The method of claim 1, further comprising providing the lockout signal to an NOR gate as a first input signal, wherein the at least one prior latching signal is provided to the test circuit as an output of the NOR gate.
7. The method of claim 6, further comprising providing a second input signal to the NOR gate from a detect circuit, wherein the detect circuit generates the second input signal in response to one or more detect signals.
8. The method of claim 1, further comprising providing the lockout signal to an NAND gate as a first input signal, wherein the at least one prior latching signal is provided to the test circuit as an output of the NAND gate.
9. The method of claim 8, further comprising providing a second input signal to the NAND gate from a detect circuit, wherein the detect circuit generates the second input signal in response to one or more detect signals.
10. The method of claim 1, further comprising providing the lockout signal to an AND gate as a first input signal, wherein the at least one prior latching signal is provided to the test circuit as an output of the AND gate.
11. The method of claim 10, further comprising providing a second input to the AND gate from a detect circuit, wherein the detect circuit generates the second input in response to one or more detect signals.
13. The method of claim 12, wherein the test circuit generates the lockout signal in response to latching one or more input test vectors.
15. The method of claim 14, wherein the reset input signal comprises a low supervoltage signal.
16. The method of claim 14, wherein resetting the one or more output signals from the test circuit comprises resetting the lockout signal.
17. The method of claim 16, wherein resetting the lockout signal enables a next latching signal to reach the test circuit.
18. The method of claim 17, further comprising providing a next lockout signal in response to the next latching signal reaching the test circuit.
19. The method of claim 18, further comprising reentering a test mode of the test circuit in response to the next latching signal reaching the test circuit.

This application is a divisional of U.S. patent application Ser. No. 12/123,191, filed May 19, 2008, now U.S. Pat. No. 8,086,920, issued on Dec. 27, 2011, which is a divisional of application Ser. No. 10/804,371, filed Mar. 19, 2004, now U.S. Pat. No. 7,376,874, issued May 20, 2008, which is a continuation of application Ser. No. 10/449,452 filed May 30, 2003, now U.S. Pat. No. 6,760,875, issued Jul. 6, 2004; which is a continuation of application Ser. No. 10/155,398, filed May 22, 2002, now U.S. Pat. No. 6,591,386, issued Jul. 8, 2003; which is a continuation of application Ser. No. 09/658,327, filed Sep. 8, 2000, now U.S. Pat. No. 6,421,800, issued Jul. 16, 2002; which is a continuation of application Ser. No. 09/324,738, filed Jun. 3, 1999, now U.S. Pat. No. 6,138,258, issued Oct. 24, 2000; which is a divisional of application Ser. No. 08/883,181, filed Jun. 26, 1997, now U.S. Pat. No. 5,944,845, issued Aug. 31, 1999. The disclosure of each of the foregoing documents is hereby incorporated herein in its entirety by reference.

This invention relates generally to integrated circuit devices and, more specifically, to a circuit and method for controlling the ability of such devices to enter into a test mode.

The testing of memory devices in the prior art generally involves receiving inputs from several memory addresses at one time into a test vector decoding circuit and performing logic functions on those inputs. The resulting output test vectors are used to perform operations on various devices, such as compressing address circuits or disabling regulators. Once testing has been completed, the values of the output test vectors will remain consistent for the purpose of driving circuits during non-test operations of the memory device.

One possible method of triggering the test mode as disclosed in the prior art is to use two signals. For example, a WCBR signal (Write enable signal at low with the CAS signal transmitted Before the RAS signal) sent during the transmission of a supervoltage signal is often used. The supervoltage signal will have a higher potential than the standard supply voltage. This supervoltage signal may generally be applied consistently throughout both test and non-test modes of the memory device. Only during the test mode, however, will the WCBR signal deliberately appear.

Nevertheless, it is possible that placing the memory device in a noisy environment may result in an errant WCBR signal being sent to the test vector decode circuit during a non-test mode. For example, memory devices are often subjected to a burn-in process, wherein the memory devices are operated at higher-than-usual voltages and temperatures in order to identify weak memory devices. This noisy process could result in random signals being transmitted through the write enable, CAS, and RAS paths so as to trigger a false WCBR signal and latch the test vector decode circuit. In that event, the test vector decode circuit would process the memory address inputs at their present random state. The resulting output vectors might not have the proper values. As a consequence, parts of the integrated device that should receive a particular value may no longer do so. For example, it is possible that one of the output vectors may represent an errant “ground VBB” signal transmitted at the wrong time. That would ground the substrate of the memory device, thereby causing a high current mode and eventual meltdown of the circuitry. Therefore, it would be a benefit to the art to be able to prevent the memory circuit from inadvertently entering a test mode.

Accordingly, one embodiment of the present invention provides a lockout circuit for an operations circuit. The operations circuit is configured to receive one or more sets of inputs. Upon receiving a latching signal, the operations circuit performs a decode operation on the present set of inputs A0 through An. The decode operation, in turn, establishes a value for one or more output vectors in response to a latch signal. Further, a disable vector is included as one of the output vectors. At least one of the input sets is configured to establish a lockout value for the disable vector. Thus, once the appropriate set is input and latched, the resulting disable vector prevents inadvertent latching signals from reaching the operations circuit. However, the operations circuit is also configured to receive a reset signal and reset the disable vector in response to that signal.

In another embodiment, the operations circuit is a test vector decode circuit configured to receive a supervoltage signal. The supervoltage signal is generally maintained during all operations of the test vector decode circuit. The test vector decode circuit is configured to reset all output vectors in response to turning off the supervoltage signal. In addition, the latching signal is combined with the disable vector through logic circuitry before reaching the test vector decode circuit. Latching operations proceed as described above until the disable vector changes the logic circuitry output, thereby locking out further latching signals. Once that occurs, the output vectors will not change unless the supervoltage signal is removed. In that event, all of the test vectors would be reset and any errors in the operation of the memory circuit could more likely be traced to the interruption of the supervoltage signal rather than to inadvertent latching signals. Thus, in addition to the advantages of preventing inadvertent activation of the test mode using a minimal amount of die space, this embodiment also simplifies error detection and correction.

Still other exemplary embodiments operate similarly but use different logic circuitry configurations. Further, the test vector decode circuits in these embodiments are configured to enable latching and resetting in a manner consistent with the logic circuitry configurations.

FIG. 1 depicts a schematic diagram of a test mode circuit as exists in the prior art.

FIG. 2 is a timing diagram illustrating the combined input signals used, both in the prior art and in an exemplary embodiment of the claimed invention, to latch the test vectors to output.

FIG. 3 is a schematic diagram of a first exemplary embodiment of the present invention.

FIG. 4 is a schematic diagram of a second exemplary embodiment of the present invention.

FIG. 5 is a schematic diagram of a third exemplary embodiment of the present invention.

FIG. 6 is a schematic diagram of a fourth exemplary embodiment of the present invention.

FIG. 7 is a schematic diagram of a fifth exemplary embodiment of the present invention.

FIG. 8 is a schematic diagram of a sixth exemplary embodiment of the present invention.

As FIG. 1 demonstrates, testing the operation of a memory circuit as taught by the prior art is generally performed by directing signals to a test vector decode circuit 10 from a plurality of memory addresses A0 through An, wherein n is an integer. The test vector decode circuit 10 is usually a multiplexer, but regardless of the specific configuration of the test vector decode circuit 10, it will subject the inputs to one or more logic operations and generate a plurality of output test vectors V0 through Vm, wherein m is an integer that may or may not be equal to integer n. In addition, a supervoltage detect circuit 12 is provided and is configured to respond to an external signal P by transmitting a supervoltage signal (SV) to a reset input terminal 14 of the test vector decode circuit 10.

The test vector decode circuit 10 resets all output test vectors V0 through Vm in response to a low SV signal. Thus, as long as SV remains at a high supervoltage potential, the output test vectors V0 through Vm maintain the values established as of the last logic operation. Logic operations are initiated by a signal sent to a latch input terminal 16 of the test vector decode circuit 10. In this embodiment, the test vector decode circuit 10 is configured to allow latching of the output test vectors V0 through Vm in response to a low WCBR signal, designated in FIG. 1 as WCBR*. This WCBR* signal is output by a WCBR detect circuit 18 which receives the signals RAS (Row Address Strobe), CAS (Column Address Strobe), and WE (Write Enable). FIG. 2 demonstrates the required state of these signals in order to latch the output test vectors: if (1) WE is low, and (2) CAS transmits a low signal before RAS does, then the WCBR detect circuit 18 will output a WCBR* signal for latching the output test vectors V0 through Vm. FIG. 2 also illustrates the cycle length of the test vectors in relation to the duration of the three signals. After the output test vectors V0 through Vm have been latched, they are used to drive external devices. Further inputs and latchings may be used to alter the drive of these external devices. Once testing is over, however, the drive signals should generally maintain their value.

The combination of signals generating WCBR is chosen to trigger the latching of the output vectors because that combination is not intentionally used during non-test operations of the memory device. This reduces the chance of accidental latching and changing of the output test vectors at inappropriate times. As mentioned above, however, that combination of signals may appear as a glitch in noisy environments such as the burn-in process.

In order to prevent such accidental latching and the resulting consequences, a preferred embodiment of the present invention provides an additional output test vector Vdis that is used in conjunction with a logic unit such as an OR gate 20 to lock out further WCBR* signals. As shown in FIG. 3, the OR gate 20 is electrically interposed between the WCBR detect circuit 18 and the latch input terminal 16. As a result, the WCBR* signal serves as a first input for the OR gate 20. The output test vector Vdis serves as a second input for the OR gate 20. Initially, Vdis transmits a low signal and WCBR* transmits a high signal. As a result, the OR gate 20 outputs a high signal and there is no latching.

When CAS is transmitted before RAS with WE at low, the WCBR* signal changes to low. The OR gate 20 recognizes the change. Accordingly, the output of OR gate 20 also changes to low and allows electrical communication within the test vector decode circuit 10. As a result of the decode operations performed on the inputs, the values of one or more output vectors are established. If Vdis is one of the output vectors affected by the inputs, then Vdis will generate and maintain a high signal. This signal, which can be described as a “lockout” signal for purposes of this application, changes the OR gate 20 output back to a high signal. Regardless of further changes in the WCBR* signal, the OR gate 20 will continue to output a high signal as long as Vdis is high. Thus, the high signal from Vdis blocks any other output test vector from being latched, and the test mode is ended. The only way this test vector lockout mode can be changed is if a low SV signal is transmitted to the reset input terminal 14. Doing so activates the reset function of the test vector decode circuit 10. Therefore, if the tested devices are operating in an unexpected manner, it is more likely that such a problem would be due to the supervoltage signal and its related circuitry rather than to accidental latching of the output test vectors.

Moreover, the current invention covers other embodiments having different lockout configurations. For example, FIG. 4 illustrates that the OR gate 20 can be replaced by another logic unit, such as a NOR gate 22. While the required input values remain the same as in the previous embodiment, the test vector decode circuit 10 is now configured to allow latching in response to a high signal received at the latch input terminal 16. Thus, before lockout, Vdis transmits a low signal. Accordingly, the NOR gate 22 will transmit a high latch enable signal in response to the low WCBR* signal input. Once the appropriate inputs are decoded to change the value of Vdis to a high signal, the NOR gate 22 will continue to transmit a low signal, regardless of further low WCBR* signals, until the output vectors are reset.

In addition to using other logic units, one could choose to enable a lockout mode in response to different inputs. In FIG. 5, the test vector decode circuit 10 is once again configured to enable latching in response to a high signal. In this embodiment, however, the enabling signal comes from the output of an AND gate 24. Furthermore, Vdis is initially transmitting a high signal rather than a low one. Thus, latching will occur during this Vdis state when the WCBR* signal is high rather than low. In order to lock out further WCBR* signals, the Vdis vector must be changed to low by decoding the proper input values.

FIG. 6 depicts yet another embodiment, wherein the test vector decode circuit 10 is configured to allow latching in response to a low signal output from a NAND gate 26. As in the previous embodiment, a high WCBR* signal will cause latching only as long as Vdis transmits a high signal.

It should be further noted that WCBR* and SV are not the only signals that could be used to latch and reset the output vectors. They have been identified in this specification for demonstrative purposes only. FIG. 7 illustrates that, in general, all that is needed is some sort of operations circuit 28 configured to receive at least one input A, perform some function based on that input, and transmit at least one output B. In addition, the operations circuit 28 is configured to perform its function in response to receiving a function prompt signal 30. However, that signal 30 is subject to being blocked by any embodiment of the current invention, such as some form of lockout circuit 32. Nevertheless, the operations circuit 28 could be configured to once again receive the latching prompt signal in response to a reset prompt signal 34.

One of ordinary skill can appreciate that, although specific embodiments of this invention have been described for purposes of illustration, various modifications can be made without departing from the spirit and scope of the invention. For example, the memory device could be configured to provide a test vector lockout signal from an external device 36 that is independent from the test vector decode circuit 10 and the output test vectors V0 through Vm, as shown in FIG. 8. Furthermore, resetting the test vector lockout signal could also be independent from resetting all other output vectors. Such an embodiment could comprise sending a reset signal directly to the external device 36. Accordingly, the invention is not limited except as stated in the claims.

Miller, Jr., James E.

Patent Priority Assignee Title
Patent Priority Assignee Title
4307463, Feb 08 1980 SASIB S P A Vital rate decoder
4366393, Mar 15 1979 Nippon Electric Co., Ltd. Integrated logic circuit adapted to performance tests
4398146, Nov 02 1979 U.S. Philips Corporation Test circuit for MOS devices
4617662, Dec 12 1983 SASIB S P A Vital message system with unique function identification
5072138, Aug 17 1990 SGS-Thomson Microelectronics, Inc. Semiconductor memory with sequential clocked access codes for test mode entry
5155704, Oct 16 1990 Micron Technology, Inc. Memory integrated circuit test mode switching
5168181, May 25 1990 SGS-THOMSON MICROELECTRONICS, S R 1 Spike filtering circuit for logic signals
5245577, Nov 06 1990 Micron Technology, Inc. Integrated circuit two-cycle test mode activation circuit
5264742, Jan 09 1990 SGS-Thomson Microelectronics, S.A. Security locks for integrated circuit
5408435, Aug 17 1990 SGS-Thompson Microelectronics, Inc. Semiconductor memory with inhibited test mode entry during power-up
5467354, Sep 25 1992 Renesas Electronics Corporation Test control circuit for controlling a setting and resetting of a flipflop
5475640, Oct 31 1988 Texas Instruments Incorporated Method and apparatus for inhibiting a predecoder when selecting a redundant row line
5596537, Jul 14 1993 Texas Instruments Incorporated Semiconductor device test circuit having test enable circuitry and test mode-entry circuitry
5604756, Apr 15 1993 Advantest Corporation Testing device for concurrently testing a plurality of semiconductor memories
5615164, Jun 07 1995 GLOBALFOUNDRIES Inc Latched row decoder for a random access memory
5651123, Jul 15 1994 Mitsubishi Denki Kabushiki Kaisha Program execution control device having addressability in accordance with M series pseudo-random number sequence
5734661, Sep 20 1996 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method and apparatus for providing external access to internal integrated circuit test circuits
5778004, Jun 02 1995 Unisys Corporation Vector translator
5787096, Apr 23 1996 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Circuit and method for testing an integrated circuit
5831997, Mar 29 1996 Kabushiki Kaisha Toshiba Pattern generating apparatus
5935266, Nov 15 1996 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Method for powering-up a microprocessor under debugger control
5944845, Jun 26 1997 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Circuit and method to prevent inadvertent test mode entry
5951703, Jun 28 1993 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P System and method for performing improved pseudo-random testing of systems having multi driver buses
6061817, Jun 10 1996 MORGAN STANLEY SENIOR FUNDING, INC Method and apparatus for generating test pattern for sequence detection
6138258, Jun 26 1997 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Circuit and method to prevent inadvertent test mode entry
6289479, Jun 26 1997 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Circuit to prevent inadvertent test mode entry
6421800, Jun 26 1997 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Circuit and method to prevent inadvertent test mode entry
6591386, Jun 26 1997 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method to prevent inadvertent test mode entry
6760875, Jun 26 1997 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of testing a circuit using an output vector
7376874, Jun 26 1997 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of controlling a test mode of a circuit
20080222467,
JP405150018,
/
Executed onAssignorAssigneeConveyanceFrameReelDoc
Dec 13 2011Micron Technology, Inc.(assignment on the face of the patent)
Date Maintenance Fee Events
Sep 04 2012ASPN: Payor Number Assigned.
May 13 2016REM: Maintenance Fee Reminder Mailed.
Oct 02 2016EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Oct 02 20154 years fee payment window open
Apr 02 20166 months grace period start (w surcharge)
Oct 02 2016patent expiry (for year 4)
Oct 02 20182 years to revive unintentionally abandoned end. (for year 4)
Oct 02 20198 years fee payment window open
Apr 02 20206 months grace period start (w surcharge)
Oct 02 2020patent expiry (for year 8)
Oct 02 20222 years to revive unintentionally abandoned end. (for year 8)
Oct 02 202312 years fee payment window open
Apr 02 20246 months grace period start (w surcharge)
Oct 02 2024patent expiry (for year 12)
Oct 02 20262 years to revive unintentionally abandoned end. (for year 12)