A differential system producing differential signals with offset cancellation utilizing a double differential input pair system is disclosed. It uses two parallel differential transistor pairs which are intentionally skewed. Nominally, the differential pairs are skewed in opposite direction from each, but with equal magnitude, so that the combination of the two differential pairs is nominally balanced. The current through each differential pair is then increased or decreased until any offset is sufficiently cancelled, using a selection means for providing an equi-potential value to first and second differential inputs in a calibration mode of the system and a comparison means for comparing first and second differential outputs in a calibration mode to determine the offset of the system.
|
3. A method of offset cancellation in a differential system of a semiconductor circuit, the method comprising:
connecting a first and a second input to a differential system;
coupling the differential system to an equi-potential source during a calibration mode;
comparing a true and a compliment output of the differential system to determine the direction of the offset in the calibration mode; and
determining a plurality of bias values of the differential system which substantially cancels the offset in both the calibration mode and a functional mode using a computer.
1. A differential system with offset cancellation comprising:
a first and a second input;
a first differential stage, asymmetric in a first direction, for receiving the first and second inputs and generating a first portion of an output;
a second differential stage, asymmetric in a second direction, for receiving the first and second inputs and generating a second portion of the output;
a calibration circuit for sampling the output in a calibration mode and biasing at least one of the first and second differential stages to set the output to a target value; and
a current balancer which biases at least one of first and second differential stages to maintain a common mode of the system.
2. A differential system with offset cancellation comprising:
a first and a second input;
a first differential stage, asymmetric in a first direction, for receiving the first and second inputs and generating a first portion of an output;
a second differential stage, asymmetric in a second direction, for receiving the first and second inputs and generating a second portion of the output;
a calibration circuit for sampling the output in a calibration mode and biasing at least one of the first and second differential stages to set the output to a target value; and
a comparator, the comparator is responsive to the output and directs the calibration circuit to bias at least one of first and second differential stages to set the output to the target value.
4. The method of
5. The method of
adjusting the bias of at least one differential stage in the differential system in response to the output such that the offset is cancelled.
|
This U.S. patent application is related to U.S. patent application Ser. No. 11/931,626 filed Oct. 31, 2007, titled “DESIGN STRUCTURE FOR A FLEXIBLE MULTIMODE LOGIC ELEMENT FOR USE IN A CONFIGURABLE MIXED-LOGIC SIGNAL DISTRIBUTION PATH”, which is a continuation in part of U.S. Pat. No. 7,362,138B1, Filed Dec. 20, 2006, titled: “FLEXIBLE MULTIMODE LOGIC ELEMENT FOR USE IN A CONFIGURABLE MIXED-LOGIC SIGNAL DISTRIBUTION PATH”, and assigned to the present Assignee.
The present disclosure generally relates to the field of analog differential amplifiers in integrated circuits. In particular, the present disclosure is directed to a structure of a differential system producing differential signals with offset cancellation utilizing a double differential input pair system, and a method of offset cancellation in a differential system.
The use of differential architectures is common in a wide range of circuits including comparators, amplifiers, and current mode logic (CML). One major limitation of differential transistor pairs is offset which results from process, environment, and operation variations. For example, offset in differential transistor pairs can come from threshold voltage mismatch due random dopant variation during fabrication. In some cases, such as silicon-on-insulator (SOI) transistors, offset may also result from changes in body voltage depending on the device operation, in a phenomenon generally referred to as the body history effect. The problem is that inaccuracies in differential circuits result in an output that is incorrect. The inaccuracies result from manufacturing variations, shifts in operation etc.
Historically, offset in differential transistor pairs has been addressed in sensitive circuits by either using larger devices (to average out random variations and thus reduce offset) or by implementing offset cancellation circuitry. However, large transistors have greater parasitic capacitance, which tends to degrade circuit performance, and are costly to manufacture due to the increased area required to produce them.
The known solutions for implementing offset cancellation circuitry tend to degrade circuit performance. One common solution involves using the differential pair in a closed-loop feedback configuration, and storing the offset voltage on a capacitor, which is then inserted in series with one of the inputs, so that the input-referred offset is cancelled. The primary disadvantage of this technique is that the circuit must be stable when in feedback configuration, which generally requires that the maximum operating frequency be reduced significantly. Offset can also be cancelled using open-loop techniques, in which the inputs are typically shorted together and the circuit is iteratively adjusted until the output indicates that the offset has been reduced below a given threshold. However, known open-loop calibration circuit solutions generally require the addition of circuit elements in the signal path, which tends to reduce the maximum operating frequency of the system.
There is a need for robust methods and structures for offset cancellation which do not degrade the performance of the circuit or significantly increase the area consumed by the circuit.
The current invention overcomes the limitations of the known solutions. Most importantly, there is no fundamental reduction in operating frequency or significant increase in power or area using the proposed offset cancellation technique. In one embodiment, the present disclosure is directed to a structure of a differential system producing differential signals with offset cancellation using two parallel differential transistor pairs which are intentionally skewed. Nominally, the differential pairs are skewed in opposite direction from each other, but with equal magnitude, so that the combination of the two differential pairs is nominally balanced. The current through each differential pair is then increased or decreased until any offset is sufficiently cancelled, using a selection means for providing an equi-potential value to first and second differential inputs in a calibration mode of the system and a comparison means for comparing first and second differential outputs in a calibration mode to determine the offset of the system
In another embodiment, the present disclosure is directed to a method of offset cancellation in a differential system comprising a differential circuit including first and second differential input pairs with first and second independent biases, each input differential pair imbalanced with respect to its true and compliment inputs and both input differential pairs imbalanced in opposite polarity with respect to each other; and connecting the true and compliment inputs to the differential system to an equi-potential source in calibration mode; and comparing the output of the differential system to determine the direction of the offset in the calibration mode; and iteratively determining bias values for the first and second differential pairs which substantially cancels the offset in both calibration and functional modes.
For the purpose of illustrating the invention, the drawings show aspects of one or more embodiments of the invention. However, it should be understood that the present invention is not limited to the precise arrangements and instrumentalities shown in the drawings, wherein:
The present disclosure includes structures and methods related to differential systems with offset cancellation.
The inputs to differential system 100 are INN and INP. The output of differential system 100 may be either a single ended output OUT or a differential complimentary output consisting of OUTP and OUTN, as shown in
During a calibration mode, INN and INP may be connected to a system that provides equi-potential voltages (for example, by temporarily shorting nodes INN and INP to a reference potential through a switch) and the output of output comparator 125 will produce an output COMPOUT that indicates the direction of the input referred offset. During a functional mode they may be connected to a system that provides signals INN and INP as differential inputs. Alternately, the calibration mode may be executed at a time when the functional inputs INN and INP are known to be at an equal potential.
Each differential transistor pair 107 and 117 consists of two devices, a first device controlled by input INP and a second device controlled by input INN. Examples of transistors may include NFET/PFET devices, or NPN/PNP BJT devices, but are not limited strictly to these types and may be any type of transistor known in the art. As the two differential stages are wired in parallel, the input terminal INP of differential transistor pairs 107 and 117 is shared and the input terminal INN of differential transistor pairs 107 and 117 is shared, such that both differential stages 106 and 116 respond in the same direction and manner to changes in the differential input voltages INP and INN. For single-ended output, the OUT terminal of each differential stage is wired together and for differential outputs, the OUTP terminal of both differential stages 106 and 116 is wired together and the OUTN terminal of both differential stages 106 and 116 is wired together. Loads 101 and 111 may consist of transistors and/or resistors, as known in the art.
The device strengths (widths and lengths) chosen in construction of the two differential transistor pairs 107 and 117 provide nominally equivalent weighting of the INP and INN inputs. The device strengths that are selected for each of the devices in each of the differential transistor pairs 107 and 117 is chosen to intentionally skew first differential transistor pair 107 to higher INP sensitivity while the second differential transistor pair 117 is skewed to higher INN sensitivity, or is chosen to intentionally skew differential transistor pair 117 to higher INP sensitivity while the differential transistor pair 107 is skewed to higher INN sensitivity. For example, for strength expressed as device width “W” a first differential transistor pair 107 may have an INP strength of W+x and an INN strength of W, while the second differential transistor pair 117 may have an INP strength of W and an INN strength of W+x, providing an aggregate strength for both INP and INN of 2 W+x. In another example, for strength expressed as device width “W” a second differential transistor pair 117 may have an INP strength of W+x and an INN strength of W, while the first differential transistor pair 107 may have an INP strength of W and an INN strength of W+x, providing an aggregate strength for both INP and INN of 2 W+x. It is noted that the relative strength of the devices in a differential transistor pair may be selected by means other than device width, for example, by device length or by manufacturing parameters such as oxide thickness or ion implantation dose, without departing from the spirit and scope of the present invention.
First bias circuit 108 provides a current I1 to differential transistor pair 107, and is controlled by signal BIAS1 which can be realized as a voltage or current. A second bias circuit 118 provides a current I2 to a second differential transistor pair 117, and is controlled by signal BIAS2 which can be realized as a voltage or current. In an example, either or both bias circuits 108 and 118 may include, but are not limited to, NFET/PFET devices or NPN/PNP BJT devices with the bias control signals directed to the controlling terminals of the transistors (in effect, the gate of an FET device or the base of a BJT device). The output of each of the differential stages 106 and 116 is affected both by the relative INP/INN sensitivity of the differential transistor pairs 107 and 117 and the magnitude of the biasing current I1 and I2 provided by the current sources 108 and 118, respectively. Therefore, the independent current sources in each of the two differential stages coupled with the intentionally skewed differential transistor pairs provides a means of altering the output of each of the two differential stages and by summation, the aggregate output OUT, or, OUTP and OUTN. Within each differential stage, each tail device is controlled independently and the aggregate current (I=I1+I2) need not be held constant. However, in an alternative embodiment, the aggregate current (I=I1+I2) may be maintained at a constant value such that an increase in bias BIAS1 to the first differential stage 106 is accompanied by a decrease in bias BIAS2 to the second differential stage 116, and a decrease in bias to the first differential stage 106 is accompanied by an increase in bias to the second differential stage 116, thereby maintaining the aggregate common mode of the circuit.
In addition to the differential stages 106 and 116 in the circuit, an output comparator 125 is provided to compare the outputs OUTP and OUTN for a differential output circuit or OUT and a provided reference voltage in the case of a single-ended output system. In a calibration mode, inputs INP and INN are forced to an equi-potential value which should ideally result in zero-differential at outputs OUTP, OUTN or in the case of a single ended system, a known voltage. The output comparator 125 checks the output of the differential stages 106 and 116, and determines the direction of the circuit offset. In a basic embodiment, the comparator comprises a differential input, single ended output (digital 1/0 output) stage with offset cancellation previously known in the art, but use of a more complex comparator system for envelope detection/hysteresis or quantification of the offset value falls within the scope of the present disclosure.
Alternatively, output comparator 125 may be omitted, or its function incorporated into an additional output circuit stage. In a non-limiting example, in the case that the output of differential stages 106 and 116 is a single-ended output OUT, comparator 125 may be omitted. In a further non-limiting example, in the case that differential system 100 is a comparator, the output COMPOUT from comparator 125 may serve as the output of differential system 100. In this exemplary case, because the bias control circuit 124 responds to the output COMPOUT of comparator 125, any offset in comparator 125 will be cancelled within the resolution of the system.
Output COMPOUT from output comparator 125 is provided to a bias control means denoted as bias control circuit 124 which adjusts the biases of each of the differential stages 106 and 116 accordingly. In a calibration mode, once the inputs INN and INP are set to an equi-potential value, calibration proceeds by iteratively comparing the voltage of differential outputs OUTP and OUTN, and adjusting the bias signals BIAS1 and BIAS2, hence currents I1 and I2, until the desired comparator result is achieved. With output comparator 125 providing a single output COMPOUT, the desired result may be a switch in output value from 0->1 or 1->0 which approximates offset cancellation within the quantization of the system. In a more complex envelope system, obtaining the desired calibration value may entail determining an envelope and centering the bias control within the envelope. Once the desired result is obtained, calibration is complete, inputs INP and INN are connected to their respective functional-mode sources and the circuit is released from calibration mode.
The current balancer 350 consists of current source 351 connected between VDD and BIAS1 which generates aggregate current I3=I1+I2, a replica current source transistor M8 which is a copy of transistor M6, and a current mirror transistor M7 which is a copy of transistor M5. The drains of transistors M7 and M8 are connected to the output of current source 351 and the gates of transistor M7, thus controlling node BIAS1. The gate of transistor M8 is connected to node BIAS2 which is controlled by switched capacitor circuit block 370. The source terminals of transistors M7 and M8 are connected to ground. As can be readily recognized by one skilled in the art, the arrangement of current balancer 350 is such that the sum of the currents I1 and I2 is maintained at a value approximately equal to current I3, thereby maintaining the aggregate common mode of the system.
Calibration logic block 360 consists of combinatorial digital logic circuits (not shown but well known in the art) arranged to process the control signals for offset cancellation. Calibration logic block 360 has inputs COMPOUT, CLK, and CAL, and has outputs ADD, SUB, RSTHI, RSTLO, and RESET.
Switched capacitor circuit block 370 consists of switches S1, S2, S3, S4, and S5, capacitors C1, C2, and C3, transistors M9, M10, and M11, and current sources 352, 353, and 354. Switched capacitor circuit block 370 has input signals ADD, SUB, RSTHI, RSTLO, and RESET, and produces output signal BIAS2. Switch S1 is connected between nodes BIAS2 and VHI, and is controlled by signal ADD such that switch S1 is closed when ADD is asserted. Switch S2 is connected between nodes VHI and BIASHI, and is controlled by signal RSTHI such that switch S2 is closed when RSTHI is asserted. Switch S3 is connected between nodes BIAS2 and VLO, and is controlled by signal SUB such that switch S3 is closed when SUB is asserted. Switch S4 is connected between nodes VLO and BIASLO, and is controlled by signal RSTLO such that switch S3 is closed when RSTLO is asserted. Switch S5 is connected between nodes BIAS2 and BIASREF, and is controlled by signal RESET such that switch S5 is closed when RESET is asserted. Capacitor C1 is connected between nodes BIAS2 and ground. Capacitor C2 is connected between nodes VHI and ground, and has a capacitance value which is smaller than that of capacitor C1. Capacitor C3 is connected between nodes VLO and ground, and has a capacitance value is comparable to that of capacitor C2 and lower than that of capacitor C1. The ratios of capacitance of C2 and C3 with respect to C1 determine the quantization level of the system. Hence, as the ratios of capacitance of C2 and C3 with respect to C1 are reduced, the quantization error of the system with regard to offset is reduced, and the system becomes more accurate. However, as the ratios of capacitance of C2 and C3 with respect to C1 are reduced, the number of steps required to effectively cancel offset is increased, increasing the amount of time required to complete the offset cancellation. Transistor M9 is arranged with its source terminal connected to ground and its gate and drain terminals connected together at node BIASHI. Transistor M9 is designed to have a width-to-length (W/L) ratio which is less than the W/L ratio of transistor M6. For example, transistor M9 may be designed to have the a W/L ratio equal to half of the W/L ratio of transistor M6, such that the current in transistor M9 is equal to half of the current in transistor M6 when the gates of M6 and M9 are at the same potential. Transistor M10 is arranged with its source terminal connected to ground and its gate and drain terminals connected together at node BIASLO. Transistor M10 is designed to have a width-to-length (W/L) ratio which is greater than the W/L ratio of transistor M6. For example, transistor M10 may be designed to have the a W/L ratio equal to twice the W/L ratio of transistor M6, such that the current in transistor M10 is equal to twice the current in transistor M6 when the gates of M6 and M10 are at the same potential. Transistor M11 is arranged with its source terminal connected to ground and its gate and drain terminals connected together at node BIASREF. Transistor M11 is designed to have a width-to-length (W/L) ratio which is the same as the W/L ratio of M6, such that the current in transistor M11 is approximately equal to the current in transistor M6 when the gates of M6 and M11 are at the same potential (for example, when switch S5 is closed). Current source 352 is connected between VDD and BIASHI, and produces a current I4. Current source 353 is connected between VDD and BIASLO, and produces a current I5. Current source 354 is connected between VDD and BIASREF, and produces a current I6. Currents I4, I5, and I6 are chose to each be equal to approximately half of the current I3 produced by current source 351. As is apparent to one skilled in the art, the arrangement of transistors M9, M10, and M11, and current sources 352, 353, and 354 causes the voltage of node BIASLO to be less than that of BIASREF, which is in turn less than the voltage of node BIASHI. It is also noted that within the bias circuitry shown in
In an exemplary embodiment, calibration logic block 360 may contain circuitry which, when the input signal CAL is asserted, runs an offset cancellation procedure for a fixed number of cycles of the input clock signal CLK. When the offset cancellation procedure is executed, inputs INN and INP may be disconnected from functional circuitry and connected to the same potential, for example, by a multiplexer circuit (not shown). Alternately, the offset cancellation procedure may be executed at a time when the functional inputs INN and INP are known to be at an equal potential. Calibration logic block 360 may contain a memory element such that the signal RESET is asserted at the beginning of the initial execution of the offset cancellation procedure. The assertion of RESET causes switch S5 to close, which charges BIAS2 to the same potential as BIASREF, which in turn causes the current balancer to set BIAS1 to approximately the same potential as BIAS2 and BIASREF, which ultimately results in currents I1 and I2 both being approximately equal to half of current I3. The signal RESET is then de-asserted and the offset cancellation procedure continues. On each subsequent cycle of CLK, the calibration logic block 360 may begin an offset cancellation step by asserting the signals RSTHI and RSTLO during the phase when CLK is asserted. The assertion of RSTHI and RSTLO causes switches S2 and S4 in switched capacitor circuit block 370 to be closed, thereby charging node VHI to the same potential as BIASHI, and charging node VLO to the same potential as BIASLO. Then the polarity of the offset is determined as indicated by the signal COMPOUT which is the output from comparator 325. Based on the offset polarity, when CLK is subsequently de-asserted, the calibration logic block 360 may de-assert signal RSTHI or RSTLO and assert signal ADD or SUB. If the polarity of the input offset is determined to be positive, then during the next phase that CLK is de-asserted, the signal RSTHI is de-asserted and the signal ADD is asserted, resulting in charge-sharing between capacitors C1 and C2 which increases the voltage of node BIAS2 by an amount which is proportional to the ratio of the capacitance of C2 with respect to C1 and proportional to the difference between the voltages of nodes BIASHI and BIAS2. If the polarity of the input offset is instead determined to be negative, then during the next phase that CLK is de-asserted, the signal RSTLO is de-asserted and the signal SUB is asserted, resulting in charge-sharing between capacitors C1 and C3 which decreases the voltage of node BIAS2 by an amount which is proportional to the ratio of the capacitance of C3 with respect to C1, and is proportional to the difference between the voltages of nodes BIASLO and BIAS2. The offset cancellation procedure continues with subsequent steps until either a fixed number of cycles of CLK have elapsed, or the polarity of the offset changes, indicated by a change in the state of signal COMPOUT, which indicates that the offset has been cancelled within the quantization of the system. In the case that the inputs INN and INP have been disconnected from their functional source during offset cancellation, the inputs INN and INP are then reconnected to the functional input source. Finally, the system is returned to functional operation.
One skilled in the art would recognize that switched capacitor block 370 of
Exemplary embodiments have been disclosed above and illustrated in the accompanying drawings. It will be understood by those skilled in the art that various changes, omissions and additions may be made to that which is specifically disclosed herein without departing from the spirit and scope of the present invention.
Arsovski, Igor, Thiagarajan, Pradeep, Ventrone, Sebastian T, Voegeli, Benjamin T, Bonaccio, Anthony R, Cranford, Jr., Hayden (Clay), Iadanza, Joseph A
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6040710, | Jun 05 1997 | NEC Electronics Corporation | CML-CMOS conversion circuit |
6472903, | Jan 08 1999 | Altera Corporation | Programmable logic device input/output architecture with power bus segmentation for multiple I/O standards |
6624688, | Jan 07 2002 | Intel Corporation | Filtering variable offset amplifer |
6937080, | Jun 28 1999 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Current-controlled CMOS logic family |
7038495, | Sep 15 2000 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Low jitter high speed CMOS to CML clock converter |
7061269, | May 12 2004 | Lattice Semiconductor Corporation | I/O buffer architecture for programmable devices |
7061273, | Jun 06 2003 | Rambus Inc. | Method and apparatus for multi-mode driver |
7161752, | Nov 05 2003 | CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD | Asymmetric compensation circuit |
7215143, | Jan 25 2002 | Altera Corporation | Input buffer for multiple differential I/O standards |
20010002796, | |||
20020003435, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 03 2009 | VOEGELI, BENJAMIN T | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022893 | /0206 | |
Jun 03 2009 | IADANZA, JOSEPH A | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022893 | /0206 | |
Jun 04 2009 | THIAGARAJAN, PRADEEP | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022893 | /0206 | |
Jun 04 2009 | CRANFORD, HAYDEN CLAY , JR | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022893 | /0206 | |
Jun 08 2009 | VENTRONE, SEBASTIAN T | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022893 | /0206 | |
Jun 08 2009 | BONACCIO, ANTHONY R | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022893 | /0206 | |
Jun 25 2009 | ARSOVSKI, IGOR | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022893 | /0206 | |
Jun 30 2009 | International Business Machines Corporation | (assignment on the face of the patent) | / | |||
Jun 29 2015 | International Business Machines Corporation | GLOBALFOUNDRIES U S 2 LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036550 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S 2 LLC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S INC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Nov 27 2018 | GLOBALFOUNDRIES Inc | WILMINGTON TRUST, NATIONAL ASSOCIATION | SECURITY AGREEMENT | 049490 | /0001 | |
Aug 21 2019 | GLOBALFOUNDRIES Inc | GLOBALFOUNDRIES U S INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 050122 | /0001 | |
Nov 05 2019 | GLOBALFOUNDRIES U S INC | MARVELL INTERNATIONAL LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 051070 | /0625 | |
Dec 31 2019 | MARVELL INTERNATIONAL LTD | CAVIUM INTERNATIONAL | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052918 | /0001 | |
Dec 31 2019 | CAVIUM INTERNATIONAL | MARVELL ASIA PTE, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 053475 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054636 | /0001 |
Date | Maintenance Fee Events |
Apr 13 2016 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 27 2020 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 16 2024 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 30 2015 | 4 years fee payment window open |
Apr 30 2016 | 6 months grace period start (w surcharge) |
Oct 30 2016 | patent expiry (for year 4) |
Oct 30 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 30 2019 | 8 years fee payment window open |
Apr 30 2020 | 6 months grace period start (w surcharge) |
Oct 30 2020 | patent expiry (for year 8) |
Oct 30 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 30 2023 | 12 years fee payment window open |
Apr 30 2024 | 6 months grace period start (w surcharge) |
Oct 30 2024 | patent expiry (for year 12) |
Oct 30 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |