A fuse layout structure of a semiconductor device includes a plurality of fuses in a fuse open area, wherein three neighboring fuses of the plurality of fuses form a fuse unit, and at least one of the fuses partially overlaps at least one of the other fuses of the same fuse unit in the fuse open area.
|
1. A fuse layout structure of a semiconductor device comprising a plurality of fuses in a fuse open area, wherein three neighboring fuses of the plurality of fuses form a fuse unit, and at least one of the fuses partially overlaps at least one of the other fuses of the same fuse unit in the fuse open area,
wherein each of the fuse units include first, second, and third fuses, and each of the first, second, and third fuses includes:
a first wire;
a second wire formed above the first wire; and
a contact connecting the first wire and the second wire,
wherein the second wires of the first and second fuses are each formed in a straight line, and the second wire of the third fuse has at least one curve.
3. The fuse layout structure of
4. The fuse layout structure of
5. The fuse layout structure of
6. The fuse layout structure of
7. The fuse layout structure of
8. The fuse layout structure of
9. The fuse layout structure of
|
The present application claims priority of Korean Patent Application No. 10-2009-0049075, filed on Jun. 3, 2009, which is incorporated herein by reference in its entirety.
Exemplary embodiments of the present invention relate to a semiconductor device, and more particularly, to a fuse layout structure of a semiconductor device.
Fuses are widely used in a semiconductor device for repairing defective memory cells. The defective memory cells included in a main cell are replaced with corresponding redundancy cells by cutting fuses of a redundancy decoder that correspond to an address of the main cell. As the degree of integration of the semiconductor device increases, the semiconductor requires a greater number of the redundancy cells and fuses for repairing the defective memory cells. Accordingly, the width of the fuses becomes narrow and the distance between each fuse decreases. Thus, the fabrication of the semiconductor device needs to be performed with more precision.
The fuse F includes two wires M1 and M2 formed in different layers from each other and a contact M2C connecting the two wires M1 and M2.
The fuse set shown in
The fuse set shown in
Due to the development of the fabrication method of the semiconductor device, it is possible to reduce the width and the size of patterns arranged in the semiconductor device. However, it is relatively difficult to reduce the size of the fuse and the space interval between the fuses because a minimum margin for a fuse cutting operation is hard to decrease. Therefore, the area occupied by the fuse set in the semiconductor device relatively increases as the integration of the semiconductor device increases. Thus, to obtain high integration of the semiconductor device, it is necessary to increase the degree of the integration of fuses.
An embodiment of the present invention is directed to a fuse layout structure of a semiconductor device with a greater number of fuses included in a predetermined area.
In accordance with an embodiment of the present invention, a fuse layout structure of a semiconductor device includes a plurality of fuses in a fuse open area, wherein three neighboring fuses of the plurality of fuses form a fuse unit, and at least one of the fuses partially overlaps at least one of the other fuses of the same fuse unit in the fuse open area.
In accordance with another embodiment of the present invention, a fuse layout structure of a semiconductor device comprising a plurality of fuses in a fuse open area, each of the fuses includes a first wire and a second wire, wherein the second wires of two neighboring fuses are not overlapped each other in a horizontal direction as well as a vertical direction.
Exemplary embodiments of the present invention will be described below in more detail with reference to the accompanying drawings. The present invention may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the present invention to those skilled in the art. Throughout the disclosure, like reference numerals refer to like parts throughout the various figures and embodiments of the present invention.
As shown in
The fuse set shown in
The three wires M1-F1 to M3-F1 of the first fuse F1 are formed in a straight line. A partial portion of the third wire M3-F1 of the first fuse F1 is formed inside of the fuse open area FOA. Therefore, the second contact M2C2-F1 of first fuse F1 is formed inside of the fuse open area FOA. The first wire M1-F2 of the second fuse F2 is formed to have a curved shape. The degree of the curve of the first wire M1-F2 is not specifically designated, but is usually set to 45° or 90° for the purposes of convenient fabrication. The second and third wires M2-F2 and M3-F2 of the second fuse F2 are formed in a straight line. A partial portion of the first wire M1-F2 of the second fuse F2 is formed inside of the fuse open area FOA. Therefore, the first contact M2C1-F2 of the second fuse F2 is formed inside of the fuse open area FOA. The first and third wires M1-F3 and M3-F3 of the third fuse F3 are formed in a straight line. The second wire M2-F3 of the third fuse F3 has at least one curve and does not overlap the second wires M2-F1 and M2-F2 of the first and second fuses F1 and F2. The length of the second wire M2-F3 is longer than that of the second wires M2-F1 and M2-F2. Both of the first and second contacts M2C1-F3 and M2C2-F3 are formed outside of the fuse open area FOA.
The areas denoted with ‘X’ in
In comparison to the fuse set shown in
The fuse set shown in
In detail, the first fuse unit constituted with first to third fuses F1 to F3 has the equivalent structure with the fuse set shown in
For example, the fourth fuse F4 includes first and third wires M1-F4 and M3-F4 that are formed in a straight line, and a second wire M2-F4 having at least one curve. The degree of the curve of the second wire M2-F4 of the fourth fuse F4 is not specifically designated, but is usually selected to be 45° or 90° for the purposes of convenient fabrication. Both a first and second contact M2C1-F4 and M2C2-F4 of the fourth fuse F4 are formed outside of the fuse open area FOA. The second and third wires M2-F5 and M3-F5 of the fifth fuse F5 are formed in a straight line. A partial portion of the first wire M1-F5 of the fifth fuse F5 is formed inside of the fuse open area FOA. Therefore, the first contact M2C1-F5 of the fifth fuse F5 is formed inside of the fuse open area FOA. The three wires M1-F6 to M3-F6 of the sixth fuse F6 are formed in a straight line. A partial portion of the third wire M3-F6 of the sixth fuse F6 is formed inside of the fuse open area FOA. Therefore, the second contact M2C2-F6 of the sixth fuse F6 is formed inside of the fuse open area FOA.
Hereinafter, the embodiment of the present invention shown in
The length of the major axis L2 of the fuse set shown in
As mentioned above, the embodiment of the present invention includes a plurality of fuses in a fuse open area, wherein the neighboring three fuses of the plurality of fuses form a fuse unit. By partially overlapping the fuses included in the same fuse unit, the present invention increases the number of fuses included in a predetermined area.
The fuse set shown in
All wires M1-F1 to M3-F3 of the fuses F1 to F3 shown in
In comparison to the fuse set shown in
As mentioned above, the embodiment of the present invention increases the number of fuses included in a predetermined area by decreasing the length of the second wires and arranging the second wires of two neighboring fuses not being overlapped each other in the ‘y’ direction as well as the ‘x’ direction.
While the present invention has been described with respect to the specific embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims.
Patent | Priority | Assignee | Title |
10249566, | Aug 12 2015 | Samsung Electronics Co., Ltd. | Semiconductor device including fuse structure |
9953919, | Aug 12 2015 | Samsung Electronics Co., Ltd. | Semiconductor device including fuse structure |
Patent | Priority | Assignee | Title |
20070023861, | |||
JP2006324306, | |||
KR1020030054904, | |||
KR1020060001197, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 02 2009 | KIM, YONG-HO | Hynix Semiconductor, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023608 | /0898 | |
Dec 04 2009 | Hynix Semiconductor Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 18 2013 | ASPN: Payor Number Assigned. |
Jun 17 2016 | REM: Maintenance Fee Reminder Mailed. |
Nov 06 2016 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Nov 06 2015 | 4 years fee payment window open |
May 06 2016 | 6 months grace period start (w surcharge) |
Nov 06 2016 | patent expiry (for year 4) |
Nov 06 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 06 2019 | 8 years fee payment window open |
May 06 2020 | 6 months grace period start (w surcharge) |
Nov 06 2020 | patent expiry (for year 8) |
Nov 06 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 06 2023 | 12 years fee payment window open |
May 06 2024 | 6 months grace period start (w surcharge) |
Nov 06 2024 | patent expiry (for year 12) |
Nov 06 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |