A switchable integrated electronic device includes at least three elements r1 . . . r14, s1 . . . s14 series coupled in a chain between a first port and a second port and includes a node between successive elements r1 . . . r14, s1 . . . s14 of the chain. There is a switch means for coupling a selectable one of the nodes to a third port. If successive elements r1 . . . r14, s1 . . . s14 in the chain are denoted ri, i=1 to n, and if adjacent positions occupied by the elements are numbered consecutively 1 to n, then element ri occupies position
and position
|
12. A circuit, comprising:
a chain of n series-coupled electronic elements having a node between successive elements in the chain, the order of elements in the chain of n elements, with i=1, arranged with adjacent positions occupied by the elements numbered consecutively from 1 to n, with element ri occupying position
and position
1. A switchable integrated electronic device, comprising:
at least three elements series coupled in a chain between a first port and a second port with nodes between successive elements of the chain; and
a switch circuit for coupling a selectable one of the nodes to a third port;
wherein, with successive elements in the chain denoted ri, i=1 to n, and with adjacent positions occupied by the elements numbered consecutively 1 to n, then element ri occupies position
and position
16. A method of manufacturing a switchable integrated electronic device, comprising:
forming at least three electronic elements series coupled in a chain between a first port and a second port and providing a node between successive elements of the chain;
forming a switch circuit for coupling a selectable one of the nodes to a third port;
wherein, with successive elements in the chain are denoted ri, i=1 to n, and with adjacent positions occupied by the elements numbered consecutively 1 to n, then element ri occupies position
and position
6. An electronic circuit, comprising:
at least one switchable integrated electronic device, the at least one switchable integrated electronic device comprising a first switchable integrated electronic device having a first port coupled to a first circuit input and a second port coupled to a circuit output, and an amplifier having a first amplifier input coupled to a third port of the first switchable integrated electronic device and an amplifier output coupled to the circuit output, each at least one switchable integrated circuit comprising:
at least three elements series coupled in a chain between a first port and a second port with nodes between successive elements of the chain; and
a switch circuit for coupling a selectable one of the nodes to a third port;
wherein, with successive elements in the chain denoted ri, i=1 to n, and with adjacent positions occupied by the elements numbered consecutively 1 to n, then element ri occupies position
and position
9. A circuit, comprising:
series coupled first and second electronic element circuits, each of the first and second electronic element circuits comprising a chain of series-coupled elements;
first and second switch banks coupled respectively to the first and second electronic circuits, each switch bank comprising a plurality of switches for coupling a selectable node between any two successive elements in the chain of series-coupled elements in the respective electronic element circuit to a conductor;
a control circuit to control each of the plurality of switches;
wherein each of the plurality of elements occupy a position in the chain of series-coupled elements for best matching of performance, in which n is the total number of elements connected in series in the chain in order from r1 to rn with r denoting a respective individual element, and when n is even, element r1 is positioned at n/2 in the chain, element r2 and r3 at positions respectively second right and second left to element r1, which are positions n/2+2 and n/2-2, respectively, with elements r4, r5, r6, . . . rn/2 positioned one after another at every alternate position on alternating sides of element r1 in the same fashion that applies to the first n/2 elements, which form a first subset, and a second subset of elements in the n chain of elements having a first place element rn at position n/2+1, and elements rN−1, rN−2, . . . r(N−2)+1, at every alternate position to the last element placed, and in which coupling between successive elements in the first subset progresses in a clockwise direction starting at r1 and going to r2, r3, . . . to rn/2 sequentially and coupling in the second subset of elements progressing counterclockwise starting with element rn and going to element rN−1, then element rN−2 and concluding with the final element in the subset; and
when n is odd, the element r(n+1)/2 is disregarded and the elements are positioned with the even number of elements N−1 as described above and element (n+1)/2 is placed at either a left-most or right-most position in the chain.
2. The switchable integrated electronic device as claimed in
3. The switchable integrated electronic device as claimed in
4. The switchable integrated electronic device as claimed in
5. The switchable integrated electronic device as claimed in
7. The electronic circuit as claimed in
8. The electronic circuit as claimed in
10. The circuit of
11. The circuit of
13. The circuit of
14. The circuit of
15. The circuit of
17. The method as claimed in
18. The method as claimed in
19. The method as claimed in
20. The method as claimed in
|
1. Technical Field
The disclosure relates to a switchable integrated electronic device, to electronic circuits incorporating the switchable integrated electronic device, and to a method of manufacturing a switchable integrated electronic device, and in particular the layout of such devices and circuits.
2. Description of the Related Art
The growth of the semiconductor industry is driven by the rapid development and evolution of applications such as wireless communications, imaging processing, internet, and entertainment. In order to reach a high-level of circuit integration and reduce the cost and size, and to enhance competitiveness, analog and mixed-signal circuits are implemented in standard CMOS. Recently, RF and power management functions are increasingly integrated on a digital chip. Device matching is very critical for these circuits, and it is well recognized that the yield and cost can be strongly affected by the design technique adopted, particularly the layout of matching-critical devices. These devices can be transistors, capacitors, inductors or resistors. Matching has become critically important since the process technology is driven by digital circuits where matching is not important.
The matching properties of transistors have been considered by K. Lakshmikumar et al in ‘Characterization and modeling of mismatch in MOS transistors for precision analog design’, IEEE J. Solid-State Circuits, vol. 21, pp. 1057-1066, December 1986 and by M. Pelgromet al in ‘Matching properties of MOS transistors’, IEEE J. Solid-State Circuits, vol. 24, pp. 1433-1440, October 1989, and of transistors and capacitors by J. Shyu et al in ‘Random error effects in matched MOS capacitors and current sources’, IEEE J. Solid-State Circuits, vol. 19, pp. 948-956, December 1984. The matching properties of resistors have been considered by Y. Lin et al in ‘Resistor layout techniques for enhancing yield in ratio-critical monolithic application’, Proc. NWSCAS 2001, vol. 1, pp. 259-261, 2001. Proposed layout techniques, such as common-centroid, deal with matching of two closely placed MOS transistors of equal size only. In practical circuit design, what is frequently required are two devices having large and varying non-unity ratios, which must be precisely matched, which may be referred to as ratio matching. Unfortunately, the layout techniques developed for equal size devices cannot be directly applied to ratio matching.
Resistor layout differs somewhat from that of transistor layout. Straight-line resistors are usually avoided and each resistor is implemented by a series/parallel combination of a number of unit resistors. The most popular layout technique is interleaving.
According to a first aspect of the disclosure there is provided a switchable integrated electronic device, that includes:
at least three elements series coupled in a chain between a first port and a second port with nodes between successive elements of the chain; and
switch means for coupling a selectable one of the nodes to a third port;
wherein, if successive elements in the chain are denoted ri, i=1 to N, and if adjacent positions occupied by the elements are numbered consecutively 1 to N, then element ri occupies position
and position
According to a second aspect of the disclosure there is provided a method of manufacturing a switchable integrated electronic device, comprising:
forming at least three elements series coupled in a chain between a first port and a second port and providing nodes between successive elements of the chain; and
forming a switch means for coupling a selectable one of the nodes to a third port;
wherein, if successive elements in the chain are denoted ri, i=1 to N, and if adjacent positions occupied by the elements are numbered consecutively 1 to N, then element ri occupies position
and position
Note that in these expressions the symbol └x┘ indicates the largest integer not exceeding the value x, and it is commonly referred to as the floor function. So, for example,
Thus, the disclosure provides a layout for successive series-coupled elements of a switchable electronic device that enables components comprising the elements to be well matched irrespective of the switch setting, by ensuring a good interleaving of the elements of the components. For example, if the elements are resistors that determine the gain of an amplifier, the resistance between the first port and the third port, and between the second port and the third port, can be well matched regardless of gain setting of the amplifier, and hence the ratio of these resistances has a low spread. The disclosure is applicable to components with either large or small ratios.
Optionally the elements all comprise one of a resistive element, a capacitative element, an inductive element, and a semiconductor element. Usually, all of the elements are of the same type, e.g., resistive element, capacitive element, inductive element, semiconductor element etc. Thus the disclosure is applicable to a chain of series coupled resistors, a chain of series coupled capacitors, a chain of series coupled inductors, and a chain of series coupled semiconductor devices etc.
The disclosure also provides an electronic circuit, having a first switchable integrated electronic device according to the first aspect of the disclosure having its first port coupled to a first circuit input and its second port coupled to a circuit output, wherein the elements each comprise a resistive element, and an amplifier having a first amplifier input coupled to the third port of the first switchable integrated electronic device and an amplifier output coupled to the circuit output. In this way, the disclosure provides a switchable-gain amplifier having its gain determined by switchable resistors which are well matched regardless of the selected gain. Hence the gain has a low spread in value.
The disclosure also provides an electronic circuit as stated above and further comprising a second switchable integrated electronic device according to the first aspect of the disclosure having its first port coupled to a second circuit input, its second port coupled to ground or another point in the circuit, and its third port coupled to a second input of the amplifier, wherein the first and second amplifier inputs are respectively inverting and non-inverting, and wherein the elements of the second switchable integrated electronic device each comprise a resistive element. In this way, the disclosure provides a switchable-gain amplifier having inverting and non-inverting inputs and which has its gain determined by switchable resistors which are well matched regardless of the gain setting selected. Optionally, the first and second switchable integrated electronic devices may comprise an equal number of elements and the respective switch means of the first and second switchable integrated electronic devices may be adapted to couple a corresponding selectable one of the nodes of the first and second switchable integrated electronic devices to the respective third ports. This feature enables the inverting and non-inverting inputs to remain well balanced regardless of which gain setting is selected.
The disclosure will now be described, by way of example only, with reference to the accompanying drawings wherein:
Referring to
If the DC gain of the operational amplifier 10 is large enough, the output voltage Vout of the audio amplifier 100 can be written as:
where Vin is the voltage at the inverting input 22 and Vip is the voltage at the non-inverting input 24. Further, if R2/R1=R4/R3, the gain A of the audio amplifier 100 can be expressed as:
In order to provide N gain settings, the configuration illustrated in
With this configuration, R1 and R3 decrease, and R2 and R4 increase, by the same amount, corresponding to the gain step size. Because gain is determined by the resistance ratio, the gain error depends on the achievable degree of matching of ratio the ratios R2/R1 and R4/R3. Because the resistances of R1 to R4 vary as the gain is switched, the constellation of R1 and R2 changes, even though the resistors r1 . . . r14 and s1 . . . s13 all have fixed positions. For the layout of R1, R2, R3 and R4, however, interleaving must be maintained for best matching at each gain setting, as will now be described. Only the layout for R1 and R2 will be described, as the layout for R3 and R4 can follow the same principles.
The layout of resistors r1 . . . r14 and their interconnection is illustrated in
A single input amplifier, having a non-balanced input, may be formed simply by grounding the non-inverting input 14 of the amplifier illustrated in
The interleaving arrangement can be extended to any number of gain settings and generalized. A generalized embodiment will be described with reference to
Let N be the total number of resistor elements connected in series, in order from r1 to rN. If N is even, we first divide the elements into two subsets. The first N/2 elements form one subset and the rest form the other. All N elements will be placed in a row of size N. The positions for the elements are numbered from 1 to N, from left to right. Starting with the first subset of elements which are indicated by the solid lines in diagram a), first we position element r1 at position N/2, then the elements r2 and r3 at positions respectively second right and second left, to element 1, i.e., at positions N/2+2 and N/2−2, respectively. Then elements r4, r5, r6, . . . rN/2 are positioned one after another at every alternate position on alternating sides of element r1 in the same fashion. The arrow lines above and below the elements in diagram a) of
If N is odd, we can first disregard element r(N+1)/2 and position the even number of elements N−1 as described above, and finally, place element (N+1)/2 at either the left-most or right-most position.
Although the placement of the first subset of elements has been described with successive elements in the chain progressing alternately right then left of the initial element in the chain, the order may instead be alternately left and right of the initial element. In this case the elements of the second subset will progress alternately right and left, because the first element of the second subset is always on the opposite side to the last element of the first subset.
Although the placement of the elements has been described with the coupling between the elements progressing clockwise for the first subset of elements and then anti-clockwise for the second subset of elements, the direction of the coupling, and the position of the coupling with respect to the elements, is immaterial to the disclosure, provided that the elements are coupled in a series arrangement.
Either end of the chain may be considered to be the first port, with the other end being the second port.
The position of the elements may be expressed mathematically in the following generalized forms, for N elements r1 . . . rN series coupled in numerical order, where adjacent positions are numbered consecutively. Element ri has position
and position
Note that in these expressions the symbol └x┘ indicates the largest integer not exceeding the value x, and is commonly referred to as the floor function. So, for example,
Applying the above formulae, the following are examples of the order in which the elements are positioned.
Three elements: r3, r1, r2.
Four elements: r3, r1, r4, r2.
Five elements: r3, r5, r1, r4, r2.
Six elements: r3, r5, r1, r6, r2, r4.
Seven elements: r5, r3, r7, r1, r6, r2, r4.
Ten elements: r5, r7, r3, r9, r1, r10, r2, r8, r4, r6.
Eleven elements: r7, r5, r9, r3, r11, r1, r10, r2, r8, r4, r6.
Although the layout of resistor elements has been described, the disclosure is equally applicable to the layout of capacitors, inductors or semiconductor components such as transistors, which may therefore be coupled in a corresponding series arrangement and laid out in a corresponding interleaved arrangement.
Although each element has been described as a single entity, each element may comprise a series or parallel arrangement of sub-elements having the same or different resistance, capacitance or inductance, thereby enabling components having any desired value to be formed from sub-elements. In this case, some dummy sub-elements may be included in the layout that do not contribute to the in-circuit resistance, capacitance or inductance, but merely serve to enable a symmetrical layout for best matching and to occupy vacant area.
From reading the present disclosure, other variations and modifications will be apparent to the skilled person. Such variations and modifications may involve equivalent and other features which are already known in the art of integrated circuit layout, and which may be used instead of, or in addition to, features already described herein.
Although the appended claims are directed to particular combinations of features, it should be understood that the scope of the disclosure of the present disclosure also includes any novel feature or any novel combination of features disclosed herein either explicitly or implicitly or any generalization thereof, whether or not it relates to the same disclosure as presently claimed in any claim and whether or not it mitigates any or all of the same technical problems as does the present disclosure.
Features that are described in the context of separate embodiments may also be provided in combination in a single embodiment. Conversely, various features which are, for brevity, described in the context of a single embodiment, may also be provided separately or in any suitable sub-combination.
The applicant hereby gives notice that new claims may be formulated to such features or combinations of such features during the prosecution of the present application or of any further application derived therefrom.
For the sake of completeness it is also stated that the term “comprising” does not exclude other elements or steps, the term “a” or “an” does not exclude a plurality, and reference signs in the claims shall not be construed as limiting the scope of the claims.
The various embodiments described above can be combined to provide further embodiments. All of the U.S. patents, U.S. patent application publications, U.S. patent application, foreign patents, foreign patent application and non-patent publications referred to in this specification and/or listed in the Application Data Sheet are incorporated herein by reference, in their entirety. Aspects of the embodiments can be modified, if necessary to employ concepts of the various patents, application and publications to provide yet further embodiments.
These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.
Patent | Priority | Assignee | Title |
10644675, | Oct 02 2017 | Robert Bosch GmbH | Switched resistance device with reduced sensitivity to parasitic capacitance |
9065400, | Sep 20 2013 | EMBEDDED SYSTEMS, LLC | Programmable-gain instrumentation amplifier |
Patent | Priority | Assignee | Title |
4280089, | Nov 14 1978 | U.S. Philips Corporation | Automatic incrementing attenuation arrangement |
6060760, | Aug 13 1997 | Cirrus Logic, INC | Optimal resistor network layout |
20030117307, | |||
JP59029447, | |||
WO2007102133, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 30 2010 | ST-Ericsson SA | (assignment on the face of the patent) | / | |||
Jun 16 2010 | WANG, ZHENHUA | ST-Ericsson SA | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024639 | /0044 | |
Feb 23 2015 | ST-Ericsson SA | ST-Ericsson SA, En Liquidation | STATUS CHANGE-ENTITY IN LIQUIDATION | 037739 | /0493 | |
Aug 31 2016 | ST-Ericsson SA, En Liquidation | OPTIS CIRCUIT TECHNOLOGY, LLC, | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048504 | /0519 | |
Nov 30 2018 | OPTIS CIRCUIT TECHNOLOGY, LLC, | TELEFONAKTIEBOLAGET L M ERICSSON PUBL | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048529 | /0510 |
Date | Maintenance Fee Events |
Jun 24 2016 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 01 2020 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jul 01 2024 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jan 01 2016 | 4 years fee payment window open |
Jul 01 2016 | 6 months grace period start (w surcharge) |
Jan 01 2017 | patent expiry (for year 4) |
Jan 01 2019 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 01 2020 | 8 years fee payment window open |
Jul 01 2020 | 6 months grace period start (w surcharge) |
Jan 01 2021 | patent expiry (for year 8) |
Jan 01 2023 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 01 2024 | 12 years fee payment window open |
Jul 01 2024 | 6 months grace period start (w surcharge) |
Jan 01 2025 | patent expiry (for year 12) |
Jan 01 2027 | 2 years to revive unintentionally abandoned end. (for year 12) |