A substrate is provided with electrical connection pads on a front face and on a rear face, the front pads and rear pads being selectively connected via a network passing through the substrate. A peripheral edge of the substrate is mounted on a rigid annular frame and the rearm face secured to a suction table. A layer of a dielectric sealant containing electrically conductive particles is deposited on the front face and front pads of the substrate. Integrated-circuit chips are positioned on the front face to flatten the layer of dielectric sealant, the included electrically conductive particles making electrical connection between pads of the integrated-circuit and the front pads of the substrate. The resulting assembly in then encapsulated in a block of encapsulating material positioned on top of the front face of the substrate. The block is then diced in order to obtain a plurality of semiconductor packages.
|
8. A process for fabricating semiconductor packages, comprising:
mounting a peripheral edge of a substrate on a rigid annular frame;
depositing a dielectric sealant layer on a front face of the substrate, the dielectric sealant layer containing particles made of an electrically conductive material;
attaching a plurality of integrated-circuit chips to the front face of the substrate using the dielectric sealant layer, wherein attaching comprises flattening the dielectric sealant layer so as to promote the making of electrical connections between each integrated-circuit chip and the substrate using the contained particles;
forming an encapsulating block of material over the integrated-circuit chips and the front face of the substrate so as to produce a mounted assembly; and
dicing the mounted assembly between integrated-circuit chips in order to obtain a plurality of semiconductor packages each comprising a portion of the substrate and at least one integrated-circuit chip.
14. A process for fabricating semiconductor packages, comprising:
mounting a substrate having a plurality of electrical connection pads to a rigid frame, said pads including front pads on a front face of the substrate;
depositing a dielectric sealant layer containing particles made of an electrically conductive material on said front pads of the substrate;
positioning integrated-circuit chips over said front pads;
selectively electrically connecting pads of the integrated-circuit chips to the front pads through the particles of the dielectric sealant layer lying between the integrated-circuit chips and front pads;
encapsulating the integrated-circuit chips in an encapsulating material block provided on top of the front face of the substrate so as to form a mounted assembly; and
dicing the mounted assembly into a plurality of individual semiconductor packages, each package including a portion of the substrate, at least one integrated-circuit chip and a portion of said encapsulating material block.
1. A process for fabricating semiconductor packages, comprising:
fabricating a substrate provided with a plurality of electrical connection front pads at a plurality of front locations on a front face and a plurality of electrical connection rear pads at a plurality of rear locations on a rear face, the front pads and rear pads being selectively connected via an electrical connection network that passes through said substrate;
mounting a peripheral edge of the substrate on a rigid annular frame;
depositing, on at least said front pads of the substrate, a dielectric sealant layer containing particles made of an electrically conductive material;
positioning integrated-circuit chips on said front locations;
flattening the dielectric sealant layer when positioning such that pads of the integrated-circuit chips are selectively connected electrically to the front pads of the corresponding front locations of the substrate by the particles of the dielectric sealant layer lying therebetween;
encapsulating the integrated-circuit chips in a block of encapsulating material on top of the front face of the substrate so as to constitute a mounted assembly; and
dicing the mounted assembly in order to obtain a plurality of semiconductor packages each comprising a portion of the substrate, at least one integrated-circuit chip and a portion of said block of encapsulating material encapsulating the at least one integrated-circuit chip.
2. The process according to
3. The process according to
4. The process according to
5. The process according to
6. The process according to
9. The process according to
10. The process according to
11. The process according to
12. The process according to
16. The process according to
17. The process according to
|
This application claims priority from French Application for Patent No. 0952029 filed Mar. 31, 2009, the disclosure of which is hereby incorporated by reference.
The present invention relates to the field of semiconductor packages comprising integrated-circuit chips.
A semiconductor package fabrication process, as described in U.S. Pat. No. 6,087,202 (the disclosure of which is hereby incorporated by reference), comprises bonding chips on a front face of a rigid electrical connection substrate, connecting the chips to the front face of the substrate via electrical connection wires, injection-over molding of blocks of encapsulation material on the front face of the substrate by embedding small numbers of chips per block and the corresponding electrical connection wires, and dicing the assembly thus formed in order to singulate semiconductor packages.
In an embodiment, a process for fabricating semiconductor packages, including at least one integrated-circuit chip having electrical connection pads on one face, comprises: fabrication of a substrate provided with a plurality of electrical connection means comprising, in a plurality of front locations on its front face and in a plurality of rear locations on its rear face, corresponding to each other in the thickness direction of the substrate, front pads and rear pads respectively, these being selectively connected via an electrical connection network that passes through said substrate; mounting the peripheral edge of the substrate on a rigid annular frame; deposition, on at least said front pads of the substrate, of a layer of a dielectric sealant containing particles made of an electrically conductive material; positioning of integrated-circuit chips on said front locations respectively, flattening the sealing layer, and in positions such that the pads of these chips are selectively connected electrically to the front pads of the corresponding front locations of the substrate by means of particles of the sealing layer lying therebetween; encapsulation of the chips in a block of encapsulating material on top of the front face of the substrate so as to constitute a mounted assembly; and dicing of this mounted assembly, in the thickness direction of the substrate, in order to obtain a plurality of semiconductor packages each comprising a portion of the substrate, at least one integrated-circuit chip and a portion of said block encapsulating this at least one integrated-circuit chip.
The substrate may comprise a flexible sheet provided with said plurality of electrical connection means, the periphery of this sheet being fastened to an annular frame, the sealing layer deposition, chip positioning, encapsulation and dicing operations all being carried out with the rear face of the substrate placed on a suction table.
The sealing layer may be fabricated by lamination or by screen printing on the front face of the substrate.
The encapsulation may be carried out by compression molding, immersing the chips mounted on the substrate in a chamber of a mold containing a curable encapsulation material until this material encounters the front face of the substrate and/or the sealing layer.
Said assembly may be diced by sawing.
Also proposed is a semiconductor package comprising: a substrate having a front face and a rear face and including a sheet provided with electrical connection means comprising front pads and rear pads that are selectively connected via an electrical connection network passing through the substrate; at least one integrated-circuit chip having a face which is fastened to the front face of the substrate by means of a layer of a dielectric sealant and which includes electrical connection pads placed selectively above the front pads of the substrate, the pads of the chip and the front pads of the substrate being electrically connected via particles of an electrically conductive material that are contained in the sealant; and encapsulation of this integrated-circuit chip in front of the front face of the substrate.
One method of fabricating a semiconductor package and one embodiment of a semiconductor package will now be described by way of non-limiting examples and illustrated by the drawings in which:
The semiconductor package 1 includes an integrated-circuit chip 10 having a face 11 which is fastened to the front face 3 of the substrate 2 via a layer 12 of a dielectric sealant and which includes electrical connection pads 13 placed selectively above the front pads 7 of the substrate 2 and connected to the internal integrated circuits of the chip 10.
The front pads 7 of the substrate 2 and the pads 13 of the chip 10 are electrically connected via particles 14 of an electrically conductive material, which are contained in and distributed within the sealant and held or jammed between these pads. The density of the conductive particles 14 in the layer 12 is such that the pads 7 on one side and the pads 13 on the other side cannot be electrically connected by particles 14 other than at desired locations.
The semiconductor package 1 further includes an encapsulation 15 of the integrated-circuit chip 10 in front of the front face 3 of the substrate 2.
The encapsulation 15 may be of parallelepipedal shape and cover the chip 10 and the sidewalls of the latter, extending down to the edges of the substrate 2.
The sealing layer 12 may completely or partly cover the front face 3 of the substrate 2 and may completely or partly fill the space separating the front face 3 from the face 11 of the chip 10. Under these conditions, the encapsulation 15 may cover, around the chip 10, the periphery of the front face 3 of the substrate 2 and/or the sealing layer 12, and possibly penetrate beneath the chip 10.
The semiconductor package 1 may result from wafer-scale fabrication, which will now be described.
The peripheral edge of the sheet 18, for example a circular edge, is fastened to a rigid circular metal frame 22 by any known means, within which frame this sheet is held stretched, the locations 19 being situated away from the inner edge of the frame 22.
As illustrated in
The sealing layer 23 may be deposited by any known means. In particular, in one embodiment, the sealing layer 23, made of a pasty material, may be obtained by screen printing through a mask so as to obtain patches spaced apart, in the respective locations 19 on the front face 20 of the sheet 18. In another embodiment, the sealing layer 23, also made of a pasty material, may be obtained by depositing, on the front face 20 of the sheet 18, a layer formed beforehand on a carrier film, the lamination of this layer, so that it completely covers the front face 20, and the removal of the carrier film.
The above operations may be carried out by the rear face 21 of the sheet 18 of the device 16 being pressed down on a suction table 26.
A device 25 is therefore obtained.
As illustrated in
Since the rear face 21 of the sheet 18 of the device 25 is placed on a suction table 27, the integrated-circuit chips 10 may be positioned one after another, individually or in groups, by means of a pick-and-place head in accordance with the pre-established positions of the front pads 7 or as reference with locating signs fabricated on the front face of the sheet 18.
The sealing layer 23 is then cured, so as to fasten the chips 10.
A device 28 is then obtained.
As illustrated in
The block 29 may be obtained by compression molding. By having a lower portion of a mold with a cup containing the encapsulation material in the liquid or pasty state and by having an upper portion of said mold, against the lower face of which the rear face 21 of the device 25 has been placed, the two parts of the mold are brought together in such a way that the chips 10 penetrate into and are embedded in the encapsulation material, this operation being for example carried out under vacuum.
The encapsulation material is then cured in order to obtain the block 29.
A demolding operation is then carried out so as to obtain a mounted device or assembly 30.
As illustrated in
What is then obtained, by singulation, is a plurality of semiconductor packages 1 corresponding to the one described with reference to
In an alternative embodiment, the dicing lines could be arranged so that all or some of the semiconductor packages comprise several integrated-circuit chips embedded in a common encapsulation block.
Although preferred embodiments of the method and apparatus of the present invention have been illustrated in the accompanying Drawings and described in the foregoing Detailed Description, it will be understood that the invention is not limited to the embodiments disclosed, but is capable of numerous rearrangements, modifications and substitutions without departing from the spirit of the invention as set forth and defined by the following claims.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5641996, | Jan 30 1995 | Matsushita Electric Industrial Co., Ltd. | Semiconductor unit package, semiconductor unit packaging method, and encapsulant for use in semiconductor unit packaging |
5661042, | Aug 28 1995 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Process for electrically connecting electrical devices using a conductive anisotropic material |
5677576, | Mar 24 1995 | Shinko Electric Industries Co., Ltd. | Chip sized semiconductor device |
5686703, | Dec 16 1994 | Minnesota Mining and Manufacturing Company | Anisotropic, electrically conductive adhesive film |
5783465, | Apr 03 1997 | Bell Semiconductor, LLC | Compliant bump technology |
5918113, | Jul 19 1996 | Shinko Electric Industries Co., Ltd. | Process for producing a semiconductor device using anisotropic conductive adhesive |
6049038, | Aug 01 1997 | RPX Corporation | Flip-chip resin sealing structure and resin sealing method |
6087202, | Jun 03 1997 | STMICROELECTRONICS S A | Process for manufacturing semiconductor packages comprising an integrated circuit |
6103553, | Dec 11 1996 | Hyundai Electronics Industries Co., Ltd. | Method of manufacturing a known good die utilizing a substrate |
6111324, | Feb 05 1998 | UTAC HEADQUARTERS PTE LTD | Integrated carrier ring/stiffener and method for manufacturing a flexible integrated circuit package |
6130473, | Apr 02 1998 | National Semiconductor Corporation | Lead frame chip scale package |
6204564, | Nov 21 1997 | Rohm Co., Ltd. | Semiconductor device and method for making the same |
6311888, | Mar 03 1998 | NEC Corporation | Resin film and a method for connecting electronic parts by the use thereof |
6346750, | Apr 28 2000 | Micron Technology, Inc. | Resistance-reducing conductive adhesives for attachment of electronic components |
6399426, | Jul 21 1998 | Invensas Corporation | Semiconductor flip-chip package and method for the fabrication thereof |
6414397, | Dec 02 1998 | Seiko Epson Corporation | Anisotropic conductive film, method of mounting semiconductor chip, and semiconductor device |
6426566, | Dec 02 1998 | Seiko Epson Corporation | Anisotropic conductor film, semiconductor chip, and method of packaging |
6429453, | Dec 11 1996 | Hyundai Electronics Industries Co., Ltd. | Substrate assembly for burn in test of integrated circuit chip |
6461890, | Dec 27 1996 | Rohm Co., Ltd. | Structure of semiconductor chip suitable for chip-on-board system and methods of fabricating and mounting the same |
6472726, | Jul 28 1998 | 138 EAST LCD ADVANCEMENTS LIMITED | Semiconductor device and method of fabrication thereof, semiconductor module, circuit board, and electronic equipment |
6492738, | Sep 02 1999 | MICRON TECHONOLOGY, INC | Apparatus and methods of testing and assembling bumped devices using an anisotropically conductive layer |
6514796, | May 18 1995 | Hitachi, Ltd. | Method for mounting a thin semiconductor device |
6518097, | Aug 29 2000 | Korea Advanced Institute of Science and Technology | Method for fabricating wafer-level flip chip package using pre-coated anisotropic conductive adhesive |
6518677, | Jul 21 1997 | Invensas Corporation | Semiconductor flip-chip package and method for the fabrication thereof |
6566234, | Jul 21 1997 | Invensas Corporation | Semiconductor flip-chip package and method for the fabrication thereof |
6620652, | Apr 21 1999 | ROHM CO , LTD | Semiconductor device and method of making the same |
6723583, | Dec 20 2000 | RENESAS SEMICONDUCTOR KYUSHU YAMAGUCHI CO , LTD ; RENESAS SEMICONDUCTOR PACKAGE & TEST SOLUTIONS CO , LTD | Method of manufacturing a semiconductor device using a mold |
6737300, | Jan 24 2001 | Advanced Semiconductor Engineering, Inc. | Chip scale package and manufacturing method |
6774493, | Jul 21 1997 | Invensas Corporation | Semiconductor flip-chip package and method for the fabrication thereof |
6798072, | Nov 10 2000 | Hitachi, Ltd.; Hitachi, LTD | Flip chip assembly structure for semiconductor device and method of assembling therefor |
6888228, | Apr 02 1998 | National Semiconductor Corporation | Lead frame chip scale package |
6900550, | Mar 30 2001 | Lintec Corporation | Semiconductor device including adhesive agent layer with embedded conductor bodies |
6903463, | Sep 14 1999 | Sony Chemicals Corporation | COG-assembly and connecting material to be used therein |
6911720, | Mar 30 2001 | Lintec Corporation | Semiconductor device adhesive sheet with conductor bodies buried therein |
6926796, | Jan 29 1999 | Panasonic Corporation | Electronic parts mounting method and device therefor |
6977024, | Mar 30 2001 | Lintec Corporation | Method for manufacturing semiconductor device using adhesive sheet with embedded conductor bodies |
6981317, | Dec 27 1996 | MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD | Method and device for mounting electronic component on circuit board |
6982492, | Oct 23 2003 | Intel Corporation | No-flow underfill composition and method |
7081675, | Aug 16 2004 | Telephus Inc. | Multilayered anisotropic conductive adhesive for fine pitch |
7141873, | Oct 10 2003 | Seiko Epson Corporation | Semiconductor device and method of manufacturing the same, circuit board, and electronic instrument |
7198984, | Jul 01 1998 | Seiko Epson Corporation | Semiconductor device and method of manufacture thereof, circuit board and electronic instrument |
7241643, | Sep 01 2000 | National Semiconductor Corporation | Wafer level chip scale package |
7303942, | Dec 26 2002 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
7332371, | Jul 01 1998 | Seiko Epson Corporation | Semiconductor device and method of manufacture thereof, circuit board and electronic instrument |
7564139, | Dec 26 2002 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
7576436, | Dec 13 2002 | Advanced Semiconductor Engineering, Inc. | Structure of wafer level package with area bump |
7632719, | May 24 2004 | Semiconductor Components Industries, LLC | Wafer-level chip scale package and method for fabricating and using the same |
7683482, | Jan 29 1999 | Panasonic Corporation | Electronic component unit |
7696014, | Feb 21 2008 | Disco Corporation | Method for breaking adhesive film mounted on back of wafer |
7741150, | Dec 04 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Packaged microelectronic devices and methods for manufacturing packaged microelectronic devices |
7833837, | Feb 02 2005 | Advanced Semiconductor Engineering, Inc. | Chip scale package and method for manufacturing the same |
7927927, | Sep 04 1996 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Semiconductor package and method therefor |
7935574, | Nov 12 2004 | Lintec Corporation | Marking method and sheet for both protective film forming and dicing |
7994026, | Nov 16 2007 | Panasonic Corporation | Plasma dicing apparatus and method of manufacturing semiconductor chips |
8007627, | Jan 29 1999 | Panasonic Corporation | Electronic component mounting method and apparatus |
20020053452, | |||
20020056906, | |||
20020098620, | |||
20020142518, | |||
20030205797, | |||
20050087891, | |||
20060170096, | |||
20070013067, | |||
20080032452, | |||
20100244229, | |||
20110134612, | |||
EP1548937, | |||
RE39854, | Apr 02 1998 | National Semiconductor Corporation | Lead frame chip scale package |
WO2008038345, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 12 2009 | VITTU, JULIEN | STMICROELECTRONICS GRENOBLE 2 SAS | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023761 | /0571 | |
Jan 11 2010 | STMicroelectronics (Grenoble 2) SAS | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jul 22 2016 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 23 2020 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jul 24 2024 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 12 2016 | 4 years fee payment window open |
Aug 12 2016 | 6 months grace period start (w surcharge) |
Feb 12 2017 | patent expiry (for year 4) |
Feb 12 2019 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 12 2020 | 8 years fee payment window open |
Aug 12 2020 | 6 months grace period start (w surcharge) |
Feb 12 2021 | patent expiry (for year 8) |
Feb 12 2023 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 12 2024 | 12 years fee payment window open |
Aug 12 2024 | 6 months grace period start (w surcharge) |
Feb 12 2025 | patent expiry (for year 12) |
Feb 12 2027 | 2 years to revive unintentionally abandoned end. (for year 12) |