An integrated circuit package system includes a leadframe with leads configured to provide electrical contact between an integrated circuit chip and an external electrical source. Configuring the leads to include outer leads, down set transitional leads, and down set inner leads. Connecting the integrated circuit chip electrically to the down set inner leads. Depositing an encapsulating material to prevent exposure of the down set inner leads.
|
10. An integrated circuit package system comprising:
an integrated circuit chip;
a leadframe including a paddle and leads configured for providing electrical contact for the integrated circuit chip, the paddle physically isolated from the integrated circuit chip and the leads and the leads configured to include outer leads, down set transitional leads, and down set inner leads;
an encapsulating material for preventing exposure of the down set inner leads, an end surface of the outer leads coplanar to a non-horizontal encapsulation side of the encapsulating material; and
wherein the integrated circuit chip is configured to overlap a portion of the down set inner leads with electrical interconnects therebetween.
1. An integrated circuit package system for manufacturing an integrated circuit package comprising:
providing a leadframe including a paddle and leads for providing electrical contact for an integrated circuit chip, the leads configured to include outer leads, down set transitional leads, and down set inner leads;
configuring the integrated circuit chip to overlap a portion of the down set inner leads with electrical interconnects therebetween, the paddle physically isolated from the integrated circuit chip and the leads; and
depositing an encapsulating material for preventing exposure of the down set inner leads, an end surface of the outer leads coplanar to a non-horizontal encapsulation side of the encapsulating material.
6. An integrated circuit package system for manufacturing an integrated circuit package comprising:
providing a leadframe including a paddle offset from an integrated circuit chip and leads for providing electrical contact between the integrated circuit chip and an external electrical source, the leads including outer leads, down set transitional leads, and down set inner leads;
configuring the integrated circuit chip to overlap a portion of the down set inner leads with electrical interconnects therebetween, the paddle physically isolated from the integrated circuit and the leads; and
depositing an encapsulating material for preventing exposure of the down set inner leads, an end surface of the outer leads coplanar to a non-horizontal encapsulation side of the encapsulating material.
3. The system as claimed in
configuring the down set inner leads includes down setting the down set inner leads by about 0.100 mm to about 1.000 mm.
4. The system as claimed in
configuring the down set inner leads and the down set transition leads to form a cavity for retaining the integrated circuit chip.
5. The system as claimed in
depositing the encapsulation material is facilitated by the structure of the leadframe.
7. The system as claimed in
depositing the encapsulating material is facilitated by the structure of the integrated circuit package system.
8. The system as claimed in
configuring the leads includes forming a cavity for retaining the integrated circuit chip.
9. The system as claimed in
configuring the leads includes a pitch design of about 0.200 mm or less.
11. The system as claimed in
the integrated circuit chip includes a flip chip die.
12. The system as claimed in
the down set inner leads are down set by about 0.100 mm to about 1.000 mm.
13. The system as claimed in
the integrated circuit chip is electrically connected to a bottom surface of the down set inner leads.
14. The system as claimed in
the integrated circuit chip is electrically connected to a top surface of the down set inner leads.
15. The system as claimed in
the leadframe has a thickness of about 0.203 mm or less.
16. The system as claimed in
the leadframe has a thickness between about 0.127 mm and about 0.152 mm.
17. The system as claimed in
a cavity for retaining the integrated circuit chip.
18. The system as claimed in
the down set inner leads are configured to include a pitch design of about 0.200 mm or less.
19. The system as claimed in
the integrated circuit package system facilitates deposition of the encapsulation material.
|
This application is a continuation of U.S. patent application Ser. No. 11/307,313 filed Jan. 31, 2006, now U.S. Pat. No. 7,615,851, which claims the benefit of U.S. Provisional Patent Application Ser. No. 60/594,614 filed Apr. 23, 2005, and the subject matter thereof is hereby incorporated herein by reference thereto.
The present invention relates generally to integrated circuits, and more particularly to integrated circuit packaging.
Conventional flip chip quad flat nonleaded packages (“FC-QFN”) have reached a stage of maturity where numerous systems have been disclosed over the last few years. Generally, an integrated circuit (“IC”) chip is mounted on a leadframe and molded using epoxy molding compound (“EMC”). Interconnections are used to electrically connect the IC chip to the leadframe using solder joints, including gold stud bumps or solder bumps.
The leadframe consists of a paddle in the center and leads on the outside. The leads are divided into two sides. One side is an inner lead that electrically connects to the IC chip. The other side is an exposed terminal that electrically connects the package to other packages or the printed wiring board.
Inner leads are half-etched and encapsulated in order to prevent exposure to the outside. The leadframe thickness of half-etched inner lead design is required to be of a relatively high thickness in order to safely handle and process. Thus, high thickness leadframes are one barrier to reducing package size. In addition, thin leadframes are difficult to half-etch due to distortion or deformation of shape.
The leadframes, IC chip, and interconnects are all encapsulated in an epoxy. The epoxy encapsulates the entire FC-QFN, including the gap between the leadframe and the IC chip. However, the gap is very narrow and hard to fill without voids or delaminations. Therefore, a specially designed EMC or vacuum assisted molding machine is used, which increases assembly cost.
Thus, a need still remains for a thin leadframe structure with strong durability. In view of the ever-increasing need to save costs and improve efficiencies, it is more and more critical that answers be found to these problems.
Solutions to these problems have been long sought but prior developments have not taught or suggested any solutions and, thus, solutions to these problems have long eluded those skilled in the art.
The present invention provides an integrated circuit package system including a leadframe with leads configured to provide electrical contact between an integrated circuit chip and an external electrical source. Configuring the leads to include outer leads, down set transitional leads, and down set inner leads. Connecting the integrated circuit chip electrically to the down set inner leads. Depositing an encapsulating material to prevent exposure of the down set inner leads.
Certain embodiments of the invention have other aspects in addition to or in place of those mentioned above. The aspects will become apparent to those skilled in the art from a reading of the following detailed description when taken with reference to the accompanying drawings.
The following embodiments are described in sufficient detail to enable those skilled in the art to make and use the invention, and it is to be understood that other embodiments would be evident based on the present disclosure and that process or mechanical changes may be made without departing from the scope of the present invention.
In the following description, numerous specific details are given to provide a thorough understanding of the invention. However, it will be apparent that the invention may be practiced without these specific details. In order to avoid obscuring the present invention, some well-known system configurations, and process steps are not disclosed in detail. For example, the plan view shows merely as rectangles and does not provide useful information. Likewise, the drawings showing embodiments of the invention are semi-diagrammatic and not to scale and, particularly, some of the dimensions are for the clarity of presentation and are shown exaggerated in the drawing FIGs. In addition, where multiple embodiments are disclosed and described having some features in common, for clarity and ease of illustration, description, and comprehension thereof, similar and like features one to another will ordinarily be described with like reference numerals.
The term “horizontal” as used herein is defined as a plane parallel to the plane or surface of the outer leads, regardless of their orientation. The term “vertical” refers to a direction perpendicular to the horizontal as just defined. Terms, such as “on”, “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “upper”, “over”, and “under”, are defined with respect to the horizontal plane. The term “processing” as used herein includes deposition of material or photoresist, patterning, exposure, development, etching, cleaning, and/or removal of the material or photoresist as required in forming a described structure.
Referring now to
The leadframe 102 includes the leads 104 and the paddle 106. The leads 104 fan out from the integrated circuit chip 108 to the periphery of the package. The leads 104 may terminate at the periphery of the package, and create, for example, a quad flat non-leaded package (QFN), or the leads 104 may extend beyond the periphery of the package, and create, for example, a quad flatpack package (QFP). Both of the QFN and QFP package structures may employ flip chip technology. However, it is to be understood that the formation of a QFN or QFP structure is not essential, what is important is that the down set leadframe employed by the present invention reduce the overall size dimensions of the chosen package structure.
For instance, the present invention covers a wide range of semiconductor package configurations, including multiple chips with various sizes, dimensions and electrical lead formations, such as package-in-package (PiP) configurations. The PiP system is a 3D package system that stacks a fully tested Internal Stacking Module (ISM) on top of a Base Assemble Package (BAP) to form a single Chip Scale Package (CSP).
The leads 104 are comprised by the outer leads 110, the down set transition leads 112, and the down set inner leads 114. The down set inner leads 114 include the top surface 116 and the bottom surface 118. The outer leads 110 may electrically connect the integrated circuit package system 100 to external electrical sources, such as, other packages or a printed wiring board, for example. The down set transition leads 112 connect the outer leads 110 to the down set inner leads 114. The down set inner leads 114 can be bent or down set to a depth of about 0.100 mm to about 1.000 mm below the plane established by the outer leads 110. The paddle 106 can be down set to a depth of about 0.150 mm to about 1.100 mm below the plane established by the outer leads 110. By being down set in such manner, the down set inner leads 114 and the paddle 106 will not be exposed after encapsulation.
The leads 104 and the paddle 106, of the present invention, can be manufactured by techniques well known in the art, such as, stamping.
The leads 104 and the paddle 106 may be made of any material with properties of malleability and conductivity that are favorable to the process steps of the present invention.
By connecting the integrated circuit chip 108 to the down set inner leads 114, as shown in
Referring now to
Referring now to
By down setting the leads 104, the down set inner leads 114 no longer need to be half-etched to prevent exposure to the outside environment. Additionally, by eliminating half-etching, the leads 104 do not need to be made thicker to accommodate the stresses imparted by half-etching. By eliminating the need for a thicker lead design (i.e.—half-etching no longer needed), a thinner leadframe can be manufactured with a finer pitch. More specifically, by employing the methods of the present invention, an inner lead pitch design of about 0.200 mm or less is possible.
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
It has been discovered that the present invention thus has numerous aspects. An aspect of the present invention is that the down set leadframe makes possible the use of a thinner leadframe by eliminating the inner lead half-etch structure. By replacing the inner lead half-etch structure with a down set leadframe, a thinner more resilient leadframe may be produced.
Another aspect of the present invention is the enlargement of the gap between the integrated circuit chip and the paddle. Thus during encapsulation, the encapsulating material easily fills the enlarged gap without special process steps, and thereby reduces assembly costs.
Another aspect of the present invention is that the thinner leadframe, afforded by the down set leadframe process, allows a finer inner lead pitch design. By reducing the distance between adjacent leads, package with a greater number of input/output leads can be produced.
Yet another aspect of the present invention is that it valuably supports and services the historical trend of reducing costs, simplifying systems, and increasing performance.
These and other valuable aspects of the present invention consequently further the state of the technology to at least the next level.
Thus, it has been discovered that the integrated circuit package system of the present invention furnishes important and heretofore unknown and unavailable solutions, capabilities, and functional aspects. For instance, by forming a down set leadframe, a thinner package may be formed and the overall package size may be decreased. The resulting processes and configurations are straightforward, cost-effective, uncomplicated, highly versatile and effective, can be implemented by adapting known technologies, and are thus readily suited for efficient and economical manufacturing.
While the invention has been described in conjunction with a specific best mode, it is to be understood that many alternatives, modifications, and variations will be apparent to those skilled in the art in light of the aforegoing description. Accordingly, it is intended to embrace all such alternatives, modifications, and variations which fall within the scope of the included claims. All matters hithertofore set forth herein or shown in the accompanying drawings are to be interpreted in an illustrative and non-limiting sense.
Lee, Taesung, Lee, Jae Soo, Kim, Geun Sik
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4842662, | Jun 01 1988 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD ; AVAGO TECHNOLOGIES GENERAL IP PTE LTD | Process for bonding integrated circuit components |
5428889, | Sep 09 1992 | Hitachi Cable, Ltd. | Method for manufacturing composite lead frame |
5442229, | Sep 10 1992 | Renesas Electronics Corporation | Metal lead-film carrier assembly having a plurality of film carriers, and film carrier-semiconductor chip assembly and semiconductor device containing such metal lead-film carrier assembly |
5541446, | Aug 29 1994 | Analog Devices, Inc. | Integrated circuit package with improved heat dissipation |
5554886, | Mar 30 1994 | Goldstar Electron Co., Ltd. | Lead frame and semiconductor package with such lead frame |
5594234, | Nov 14 1994 | Texas Instruments Incorporated | Downset exposed die mount pad leadframe and package |
5677567, | Jun 17 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Leads between chips assembly |
6080264, | May 20 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Combination of semiconductor interconnect |
6163076, | Jun 04 1999 | Advanced Semiconductor Engineering, Inc. | Stacked structure of semiconductor package |
6211462, | Nov 05 1998 | Texas Instruments Incorporated | Low inductance power package for integrated circuits |
6225683, | May 14 1999 | Analog Devices, Inc | Die size-increasing integrated circuit leads and thermally enhanced leadframe |
6303981, | Sep 01 1999 | Micron Technology, Inc. | Semiconductor package having stacked dice and leadframes and method of fabrication |
6303997, | Apr 08 1998 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Thin, stackable semiconductor packages |
6427976, | Dec 15 1999 | Siliconware Precision Industries Co., Ltd. | Lead-frame-based chip-scale package and method of manufacturing the same |
6674154, | Mar 01 2001 | III Holdings 12, LLC | Lead frame with multiple rows of external terminals |
6750080, | Oct 14 1998 | Renesas Electronics Corporation | Semiconductor device and process for manufacturing the same |
7253508, | Dec 19 2003 | Advanced Semiconductor Engineering, Inc. | Semiconductor package with a flip chip on a solder-resist leadframe |
7436049, | Feb 04 2004 | Samsung Electronics Co., Ltd. | Lead frame, semiconductor chip package using the lead frame, and method of manufacturing the semiconductor chip package |
20010054751, | |||
20020027267, | |||
20020132390, | |||
20030020148, | |||
20030067067, | |||
20030178717, | |||
20040061202, | |||
20040100772, | |||
20050133896, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 20 2009 | STATS ChipPAC Ltd. | (assignment on the face of the patent) | / | |||
Aug 06 2015 | STATS CHIPPAC, INC | CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 036288 | /0748 | |
Mar 29 2016 | STATS ChipPAC Ltd | STATS CHIPPAC PTE LTE | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 038378 | /0244 | |
Mar 29 2016 | STATS ChipPAC Ltd | STATS CHIPPAC PTE LTD | CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE S NAME ON THE COVER SHEET FROM STATS CHIPPAC PTE LTE TO STATS CHIPPAC PTE LTD PREVIOUSLY RECORDED ON REEL 038378 FRAME 0244 ASSIGNOR S HEREBY CONFIRMS THE CHANGE OF NAME | 065239 | /0786 | |
May 03 2019 | CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT | STATS CHIPPAC, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 052850 | /0237 | |
May 03 2019 | CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT | STATS CHIPPAC PTE LTD FORMERLY KNOWN AS STATS CHIPPAC LTD | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 052850 | /0237 |
Date | Maintenance Fee Events |
Oct 03 2016 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 30 2020 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Oct 02 2024 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Apr 02 2016 | 4 years fee payment window open |
Oct 02 2016 | 6 months grace period start (w surcharge) |
Apr 02 2017 | patent expiry (for year 4) |
Apr 02 2019 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 02 2020 | 8 years fee payment window open |
Oct 02 2020 | 6 months grace period start (w surcharge) |
Apr 02 2021 | patent expiry (for year 8) |
Apr 02 2023 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 02 2024 | 12 years fee payment window open |
Oct 02 2024 | 6 months grace period start (w surcharge) |
Apr 02 2025 | patent expiry (for year 12) |
Apr 02 2027 | 2 years to revive unintentionally abandoned end. (for year 12) |