A capacitive-to-digital converter is provided which includes: sensor, offset and reference capacitors, an integrator circuit and a demodulation circuit. The sensor capacitor is switched according to a first clock and the offset capacitor according to a second clock, which has a higher switching frequency. The reference capacitor is switched according to a return signal from the converter's output. The integrator circuit includes an integrator capacitor, and has first and second nodes, with the sensor, offset and reference capacitors each being switched to the first and second nodes based on the respective first clock, second clock or return signal. The demodulation circuit receives and converts output of the integrator circuit into a digital output. The higher frequency clocking of the offset capacitor allows for a reduction in capacitance of the offset, reference or integrator capacitor, and the multiclocking of the converter allows for use of a multireferencing to the sensor capacitor.
|
1. A charge balancing capacitive-to-digital converter comprising:
a sensor capacitor switched according to a first clock signal of a first clock schedule;
an offset capacitor switched according to a second clock signal of a second clock schedule, the second clock schedule comprising a higher switching frequency than the first clock schedule;
a reference capacitor for charge balancing, and switched according to a return signal from an output of the charge balancing capacitance-to-digital converter;
an integrator circuit, the integrator circuit comprising an integrator capacitor, and comprising a first input node and a second input node, the sensor capacitor, offset capacitor, and reference capacitor each being switched to the first input node or the second input node based on the respective first clock schedule, second clock schedule or return signal; and
a demodulation circuit receiving and converting output of the integrator circuit into a clocked digital output, wherein the second clock schedule being of higher switching frequency than the first clock schedule allows a reduction in capacitance in at least one of the offset capacitor, reference capacitor, or integrator capacitor.
2. The charge balancing capacitive-to-digital converter of
3. The charge balancing capacitive-to-digital converter of
4. The charge balancing capacitive-to-digital converter of
5. The charge balancing capacitive-to-digital converter of
6. The charge balancing capacitive-to-digital converter of
7. The charge balancing capacitive-to-digital converter of
8. The charge balancing capacitive-to-digital converter of
9. The charge balancing capacitive-to-digital converter of
|
This application is a national stage filing under section 371 of International Application No. PCT/US2010/020741 filed on Jan. 12, 2010, and published in English on Jul. 15, 2010 as WO 2010/081136 and claims the benefit of U.S. Provisional Application No. 61/143,851, filed Jan. 12, 2009, the entire disclosure of these applications being hereby incorporated herein by reference in their entirety.
The present invention relates in general to a wide range capacitive-to-digital charge balancing converter based on complementary metal-oxide-semiconductor (CMOS) devices for accurate capacitance-to-digital conversion of a capacitive sensor signal.
Capacitive sensor signal-conditioning integrated circuits, such as the cLite™ capacitive sensor signal conditioner (or cLite™ ASSP (Application Specific Standard Product)) available from Zentrum Mikroelektronik Dresden (ZMD) AG of Dresden Germany, comprise a capacitive-to-digital converter and are able to convert a capacitance within a selectable range (for example, 2-260 pF in the case of the cLite™ signal conditioner) to a corresponding digital value. Advantageously, the cLite™ signal conditioner currently provides a 14-bit resolution and very high accuracy over wide ranges of capacitances and temperatures, and can be used as input for microcontrollers or other switch applications.
Capacitive sensors are widely used in many MEMS sensing elements, such as pressure sensors for hydraulic control systems, humidity sensors and liquid level gauges. Such sensors do not touch or make direct contact with the system or device being sensed, and thus the sensors are advantageous for industrial linear and angular position sensors and contactless potentiometers, even under harsh or explosive environmental conditions.
For a capacitive-to-digital converter (CDC) covering a wide range, such as the cLite™ capacitive sensor and signal conditioner noted above, on-chip offset, reference and integrator capacitors must conventionally collectively be as large as or larger than the sensor capacitor. This can be impractical and costly depending on the desired implementation.
In one aspect, the shortcomings of the prior art are overcome and additional advantages are provided through the provision of a charge balancing capacitive-to-digital converter comprising a sensor capacitor, an offset capacitor, a reference capacitor, an integrator circuit, and a demodulation circuit. The sensor capacitor is switched according to a first clock signal of a first clock schedule, and the offset capacitor is switched according to a second clock signal of a second clock schedule, wherein the second clock schedule is of higher frequency than the first clock schedule. The reference capacitor is provided for charge balancing and is switched according to a return signal from an output of the charge balancing capacitive-to-digital converter. The integrated circuit comprises an integrator capacitor, and has a first input node and a second input node. The sensor capacitor, offset capacitor and reference capacitor are each switched to the first input node or the second input node based on the respective first clock schedule, second clock schedule or return signal. The demodulation circuit receives and converts output of the integrator circuit into a clocked digital output, wherein the second clock schedule being of higher frequency than the first clock schedule allows a reduction in capacitance of at least one of the offset capacitor, reference capacitor or integrator capacitor.
Advantageously, provided herein is a wide range capacitive-to-digital charge balancing converter with high resolution and low manufacturing cost. This is accomplished, in one embodiment, by employing both a multi-clocking and a multi-referencing approach.
Additional features and advantages are realized through the techniques of the present invention. Other embodiments and aspects of the invention are described in detail herein and are considered a part of the claimed invention.
The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the concluding portion of the specification. The invention, however, both as to organization and method of practice, together with the further objects and advantages thereof, may best be understood by reference to the following description taken in connection with the accompanying drawings in which:
The input of CSENSOR is connected to REFP over a first switch 112a, which is clocked by CLK, and to REFN over a second switch 112b, clocked by inverted CLK. The difference between REFP and REFN is the reference voltage 110. Capacitances COFF and CREF are coupled in parallel with CSENSOR. These capacitances are switched ON or OFF by respective switches 114a, 114b and 116a, 116b which are clocked by CLK and inverted CLK, in the case of COFF, and by a return signal 171 from the output ZOUT (Z) of converter 200, in the case of CREF.
The operating principal is
N*CSENSOR*VREF−N*COFF*VREF−Z*CREF*VREF=0
where VREF=(REFP−REFN).
The capacitor CSENSOR, which is the sensor capacitance, adds charge to IntNode every clock cycle CLK(N), while the capacitance COFF, which is the on-chip offset capacitance, subtracts charge from IntNode every clock cycle CLK (N).
CREF is the on-chip reference capacitance, and it subtracts charge from IntNode every clock cycle that it is enabled by ZOUT (Z).
ZOUT (Z) enables CREF when needed to balance the net charge, and the ratio of Z/N is:
Z/N=(CSENSOR−COFF)/CREF
A charge balancing C/D converter such as depicted in
These include:
On-chip capacitors (COFF, CREF, and CINT) thus conventionally have to collectively be greater than or equal to CSENSOR. This imposes a limitation on the size of CSENSOR.
As illustrated in
Specifically, switch 210a connects/disconnects the output signal of capacitance CSENSOR with IntNode, and is clocked by a first clocking signal Clk_S, while switch 210b connects/disconnects the output signal of capacitance CSENSOR with the positive input of operational amplifier 250, and is clocked by the inverted first clocking signal Clk_S.
The offset and reference capacitances (COFF and CREF) are coupled via switches 211a, 211b alternatively to the negative input IntNode or the positive input of operational amplifier 250 using a second clocking signal CLK, and inverted second clocking signal CLK, as shown.
The input of CSENSOR is connected with REFP over a first switch 212a, which is clocked by first clocking signal CLK_S, and with REFN over a second switch 212b, which is clocked by an inverted CLK_S. Thus, reference voltage 210 (VREF) equals REFP−REFN.
The inputs of COFF and CREF are connected/disconnect alternatively to ground (GND) or VDD so that the voltage over the capacitances COFF and CREF alternates from GND to VDD depending on the setting of the switches 214a, 214b, 216a, 216b on the input side. Switches 214a, 214b on the input side of COFF are clocked with the second clocking signal CLK and inverted CLK, respectively, while switches 216a, 216b on the input side of CREF are clocked with return signal 271 from the output (ZOUT (Z)) of converter 200.
As shown, the output node of operational amplifier 250 is bridged with the IntNode thereof via an integrator capacitor CINT and is connected via a demodulator 260 with an input of an AND gate 270, which outputs signal ZOUT (Z). The other input of AND gate 270 is connected to receive second clock signal CLK (N), while the clock input to demodulator 260 receives first clock signal CLK_S (N/MULTF). Multclocking is accomplished by configuring the first clocking schedule of the first clocking signal to be a factor (MULTF) lower than the second clocking schedule of the second clocking signal. The second clocking schedule for clocking signal CLK can be written as CLK (N), where N is the number of clocks per unit of time. Thus, the first clocking schedule for clocking signal CLK_S can be written as CLK_S (N/MULTF), where N/MULTF is the number clocks of CLK_S, per same unit of time.
Innovations in the converter 200 circuitry of
(N/multF)*CSENSOR*VREF−N*COFF*VDD−Z*CREF*VDD=0
N*CSENSOR−N*COFF*multF*(VDD/VREF)−Z*CREF*multF*(VDD/VREF)=0
Z/N=(CSENSOR−(COFF+multF+multV)/(CREF+multF+multV)
Wherein:
By way of specific examples:
In
The reference voltage selector has two signal generators 420a, 420b, generating two output signals as input for a reference buffer block 430, which outputs REFP and REFN.
A shown, the inputs to the signal generators are connected to respective nodes of a voltage divider comprising series connected resistors 410a-410i, which generate the desired ratios.
Advantageously, REFP and REFN scale with the multi-clock selection in such a way that when higher clocking ratios are used, a smaller quantity (REFP−REFN) is used.
As the quantity (REFP−REFN) reduces, less charge is added/subtracted by CSENSOR & CREF. This allows CINT to remain reasonable in size.
In the example of
Note that CINT could be kept small by always using [REFP, REFN]=[17:32, 15/32], but by using such a small reference voltage when measuring small sensor capacitances (e.g., 2 pF) the noise floor would rise, which means kT/C noise, for instance, would rise.
Although embodiments have been depicted and described in detail herein, it will be apparent to those skilled in the relevant art that various modifications, additions, substitutions and the like can be made without departing from the spirit of the invention and these are therefore considered to be within the scope of the invention as defined in the following claims.
Wang, Ke, Hoffman, Eric, Krauss, Mathias, Jaafar, Maha
Patent | Priority | Assignee | Title |
11531424, | Sep 07 2017 | Cypress Semiconductor Corporation | Nano-power capacitance-to-digital converter |
8836359, | Jan 12 2009 | IDT EUROPE GMBH | Capacitive input test method |
9438261, | Apr 09 2014 | ams AG | Capacitance-to-digital converter and method for providing a digital output signal |
Patent | Priority | Assignee | Title |
5659314, | Oct 28 1994 | Sharp Kabushiki Kaisha | Delta sigma modulator using a switched capacitor |
5661240, | Sep 25 1995 | Intel Corporation | Sampled-data interface circuit for capacitive sensors |
5990578, | Dec 06 1996 | IDT EUROPE GMBH | Capacitive sensor arrangement |
6140952, | Dec 26 1997 | Rosemount Inc.; Rosemount Inc | Delta sigma circuit with pulse width modulated offset |
6452521, | Mar 14 2001 | Rosemount Inc. | Mapping a delta-sigma converter range to a sensor range |
6473018, | Apr 13 2000 | SOCIONEXT INC | Delta sigma analog-to-digital converter |
6970126, | Jun 25 2004 | Analog Devices, Inc. | Variable capacitance switched capacitor input system and method |
7561086, | Apr 15 2005 | JPMORGAN CHASE BANK, N A , AS SUCCESSOR AGENT | Electronic circuit for the analog-to-digital conversion of an analog input signal |
8045089, | Mar 19 2008 | LG Display Co., Ltd. | Liquid crystal display |
20070171108, | |||
DE102005038875, | |||
DE102007025947, | |||
JP60041327, | |||
WO20040090852, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 12 2010 | Zentrun Mikroelektronic Dresden AG | (assignment on the face of the patent) | / | |||
Sep 20 2011 | KRAUSS, MATHIAS | Zentrum Mikroelektronic Dresden AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026967 | /0246 | |
Sep 20 2011 | JAAFAR, MAHA | Zentrum Mikroelektronic Dresden AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026967 | /0246 | |
Sep 20 2011 | WANG, KE | Zentrum Mikroelektronic Dresden AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026967 | /0246 | |
Sep 20 2011 | HOFFMAN, ERIC | Zentrum Mikroelektronic Dresden AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026967 | /0246 | |
Jul 28 2016 | ZENTRUM MIKROELECKTRONIK DRESDEN AG | IDT EUROPE GMBH | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 039700 | /0877 |
Date | Maintenance Fee Events |
Sep 21 2016 | STOL: Pat Hldr no Longer Claims Small Ent Stat |
Sep 26 2016 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 15 2020 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 13 2024 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Apr 02 2016 | 4 years fee payment window open |
Oct 02 2016 | 6 months grace period start (w surcharge) |
Apr 02 2017 | patent expiry (for year 4) |
Apr 02 2019 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 02 2020 | 8 years fee payment window open |
Oct 02 2020 | 6 months grace period start (w surcharge) |
Apr 02 2021 | patent expiry (for year 8) |
Apr 02 2023 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 02 2024 | 12 years fee payment window open |
Oct 02 2024 | 6 months grace period start (w surcharge) |
Apr 02 2025 | patent expiry (for year 12) |
Apr 02 2027 | 2 years to revive unintentionally abandoned end. (for year 12) |