For a multiphase interleaved voltage regulator, an offset cancellation circuit is applied for each phase separately. The current loop gain of each phase is thus increased to mitigate the beat-frequency oscillation in phase currents when the beat frequency is below the bandwidth of the low-pass filter in the offset cancellation circuit, without introducing additional instability issue that is the drawback of increasing current-sensing gain.
|
1. A multiphase interleaved voltage regulator for providing a regulated output voltage at an output terminal thereof, the multiphase interleaved voltage regulator comprising:
an input terminal receiving an input voltage;
a compensator in a voltage control loop, coupled to the output terminal, operative to provide a compensation signal; and
a plurality of phase circuits coupled to the input terminal, the output terminal and the compensator, operative to generate a plurality of interleaved phase currents, each said phase circuit having an offset cancellation circuit for increasing a current loop gain thereof, so as to mitigate beat-frequency oscillation of the phase currents.
2. The multiphase interleaved voltage regulator of
3. The multiphase interleaved voltage regulator of
4. The multiphase interleaved voltage regulator of
5. The multiphase interleaved voltage regulator of
6. The multiphase interleaved voltage regulator of
7. The multiphase interleaved voltage regulator of
8. The multiphase interleaved voltage regulator of
a first adder coupled to the compensator, adding the offset signal into the compensation signal and subtracting a bias therefrom to generate a modified compensation signal;
a second adder coupled to the pulse-width modulator, subtracting the current sense signal from the modified compensation signal to generate a difference signal; and
a low-pass filter coupled to the first and second adders, filtering the difference signal to generate the offset signal.
9. The multiphase interleaved voltage regulator of
|
The present invention is related generally to a multiphase interleaved voltage regulator and, more particularly, to mitigation of beat-frequency oscillation of phase currents in a multiphase interleaved voltage regulator.
The multiphase interleaved voltage regulator is a popular topology for point-of-load (PoL) applications [1-2]. However, when loading represents high-frequency dynamic changing, this topology suffers from the problem of beat-frequency oscillation in phase currents. This phenomenon is depicted in
ωbeat=ωsw−ωload. [Eq-1]
The oscillation causes large current amplitude which hurts efficiency and may even destroy the main semiconductor switches. For peak-current mode controlled voltage regulators, it is reported in [3] that increasing current sensing gain can reduce this problem. However, increasing current-sensing gain may leads to instability of the voltage regulator. Moreover, in some applications, adaptive voltage positioning (AVP) is required. In this case, the current-sensing gain is decided by the specification of loading if an optimal AVP design is required.
Peak current-mode control (PCC) offers unique features of easy phase-current balancing and cycle-to-cycle current protection but suffers from the disadvantages of output voltage direct-current (DC) offset and poor line regulation when used to achieve AVP. The over-riding design consideration to achieve AVP is to have constant converter output impedance, and as a result of this design constraint, the low frequency voltage loop gain of a PCC regulator is inevitably low which leads to poor output-voltage DC error and line regulation [4]. In [5], an offset cancellation circuit is proposed to the low-gain current-mode control which is used in applications with AVP function. However, the circuit also suffers from the problem of beat-frequency oscillation at high-frequency dynamic load change.
Based on small-signal analysis, the offset cancellation circuit 26 offers boosting in loop gains below the bandwidth of the low-pass filter 34 [4]. It is reported in [3] that the higher loop gain in each phase's current loop at beat-frequency suppresses the beating oscillation. Therefore, since the offset cancellation circuit 26 results in boosted loop gain, it can be used for mitigation of beat-frequency oscillation in phase currents. However, in [5], based on the analysis below, it can not retain the advantage of mitigation of beat-frequency oscillation.
The model for analyzing beat-frequency oscillation in phase currents is shown in
where G(ωload, ωbeat) is the susceptibility without any current loop, and T′i(ωbeat) is the current loop gain of each phase. In
An object of the present invention is directed to mitigation of beat-frequency oscillation of phase currents in a multiphase interleaved voltage regulator.
According to the present invention, in a multiphase interleaved voltage regulator, an offset cancellation circuit is applied for each phase separately to increase the phase's current loop gain. Specifically, the offset cancellation circuit includes a low-pass filter, and when beat frequency is lower than the bandwidth of the low-pass filter, the beat-frequency oscillation of the phase currents is mitigated. Moreover, using this technique to mitigate the problem of beat-frequency oscillation does not introduce additional instability issue, which is the drawback of increasing current sensing gain.
These and other objects, features and advantages of the present invention will become apparent to those skilled in the art upon consideration of the following description of the preferred embodiments of the present invention taken in conjunction with the accompanying drawings, in which:
For the sake of easy comparison between the present invention and the conventional approach,
A typical frequency response of the offset cancellation circuit 46 is shown in
wherein GF(ωload) approximates one and GF(ωbeat) is greater than one. Comparing
The calculation result of using the model of
This consequence can be justified by circuit simulation.
While the present invention has been described in conjunction with preferred embodiments thereof, it is evident that many alternatives, modifications and variations will be apparent to those skilled in the art. Accordingly, it is intended to embrace all such alternatives, modifications and variations that fall within the spirit and scope thereof as set forth in the appended claims.
Chang, Wei-Hsu, Chiu, Chen-Hua, Chen, Dan, Chen, Ching-Jan
Patent | Priority | Assignee | Title |
11581811, | Jan 16 2015 | Silergy Semiconductor Technology (Hangzhou) LTD | Multi-phase parallel converter and controlling method therefor |
9217780, | Jan 07 2014 | Qualcomm Incorporated | Compensation technique for amplifiers in a current sensing circuit for a battery |
9559591, | Dec 09 2014 | Silergy Semiconductor Technology (Hangzhou) LTD | Multi-phase interleaved converter with automatic current-sharing function and control method therefor |
Patent | Priority | Assignee | Title |
6605931, | Nov 07 2000 | Microsemi Corporation | Switching regulator with transient recovery circuit |
6650096, | Nov 21 2000 | Intel Corporation | Multiple phase switching regulator circuits sensing voltages across respective inductances |
7098728, | Aug 11 2004 | National Semiconductor Corporation | Output voltage correction circuit for multiplexed multi-phase hysteretic voltage regulator |
7777462, | Mar 07 2008 | Renesas Electronics Corporation | Power supply unit |
7782031, | Jan 05 2007 | INTERSIL AMERICAS LLC | Power supply control |
8030911, | Mar 19 2009 | Richtek Technology Corp | Hybrid control circuit and method |
20100109622, | |||
20110057632, | |||
20110084673, | |||
20110187341, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 01 2011 | Rickhtek Tecnology Corp. | (assignment on the face of the patent) | / | |||
Feb 10 2011 | CHANG, WEI-HSU | Richtek Technology Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026112 | /0707 | |
Mar 08 2011 | CHEN, DAN | Richtek Technology Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026112 | /0707 | |
Mar 13 2011 | CHIU, CHEN-HUA | Richtek Technology Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026112 | /0707 | |
Mar 21 2011 | CHEN, CHING-JAN | Richtek Technology Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026112 | /0707 |
Date | Maintenance Fee Events |
Feb 27 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 26 2021 | REM: Maintenance Fee Reminder Mailed. |
Oct 11 2021 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Sep 03 2016 | 4 years fee payment window open |
Mar 03 2017 | 6 months grace period start (w surcharge) |
Sep 03 2017 | patent expiry (for year 4) |
Sep 03 2019 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 03 2020 | 8 years fee payment window open |
Mar 03 2021 | 6 months grace period start (w surcharge) |
Sep 03 2021 | patent expiry (for year 8) |
Sep 03 2023 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 03 2024 | 12 years fee payment window open |
Mar 03 2025 | 6 months grace period start (w surcharge) |
Sep 03 2025 | patent expiry (for year 12) |
Sep 03 2027 | 2 years to revive unintentionally abandoned end. (for year 12) |