For a multiphase interleaved voltage regulator, an offset cancellation circuit is applied for each phase separately. The current loop gain of each phase is thus increased to mitigate the beat-frequency oscillation in phase currents when the beat frequency is below the bandwidth of the low-pass filter in the offset cancellation circuit, without introducing additional instability issue that is the drawback of increasing current-sensing gain.

Patent
   8525497
Priority
Feb 04 2010
Filed
Feb 01 2011
Issued
Sep 03 2013
Expiry
Apr 22 2032
Extension
446 days
Assg.orig
Entity
Large
3
10
EXPIRED
1. A multiphase interleaved voltage regulator for providing a regulated output voltage at an output terminal thereof, the multiphase interleaved voltage regulator comprising:
an input terminal receiving an input voltage;
a compensator in a voltage control loop, coupled to the output terminal, operative to provide a compensation signal; and
a plurality of phase circuits coupled to the input terminal, the output terminal and the compensator, operative to generate a plurality of interleaved phase currents, each said phase circuit having an offset cancellation circuit for increasing a current loop gain thereof, so as to mitigate beat-frequency oscillation of the phase currents.
2. The multiphase interleaved voltage regulator of claim 1, wherein the compensation signal is proportional to a difference between the output voltage and a reference voltage.
3. The multiphase interleaved voltage regulator of claim 2, wherein each said phase circuit comprises a control circuit for current mode control.
4. The multiphase interleaved voltage regulator of claim 3, wherein each said control circuit generates a pulse-width modulation signal in response to the compensation signal and the phase current of the phase circuit it belongs to so as to realize the current mode control.
5. The multiphase interleaved voltage regulator of claim 4, wherein each said control circuit comprises a pulse-width modulator operative to generate the pulse-width modulation signal for the phase circuit it belongs to.
6. The multiphase interleaved voltage regulator of claim 5, wherein each said offset cancellation circuit provides an offset signal to the pulse-width modulator of the phase circuit it belongs to.
7. The multiphase interleaved voltage regulator of claim 6, wherein each said offset signal is generated in response to the compensation signal and a current sense signal representative of the phase current of the phase circuit it belongs to.
8. The multiphase interleaved voltage regulator of claim 7, wherein each said offset cancellation circuit comprises:
a first adder coupled to the compensator, adding the offset signal into the compensation signal and subtracting a bias therefrom to generate a modified compensation signal;
a second adder coupled to the pulse-width modulator, subtracting the current sense signal from the modified compensation signal to generate a difference signal; and
a low-pass filter coupled to the first and second adders, filtering the difference signal to generate the offset signal.
9. The multiphase interleaved voltage regulator of claim 8, wherein the low-pass filter has a gain greater than one below a frequency, and equal to one above the frequency.

The present invention is related generally to a multiphase interleaved voltage regulator and, more particularly, to mitigation of beat-frequency oscillation of phase currents in a multiphase interleaved voltage regulator.

The multiphase interleaved voltage regulator is a popular topology for point-of-load (PoL) applications [1-2]. However, when loading represents high-frequency dynamic changing, this topology suffers from the problem of beat-frequency oscillation in phase currents. This phenomenon is depicted in FIG. 1, taking a two-phase interleaved voltage regulator as an example. Under high-frequency variation of load current Iload, two phase currents IL1 and IL2 represent a beat-frequency oscillation. The beat frequency is the difference between the sampling frequency (switching frequency) ωsw of the pulse-width modulator and the load changing frequency ωload, i.e.
ωbeatsw−ωload.  [Eq-1]
The oscillation causes large current amplitude which hurts efficiency and may even destroy the main semiconductor switches. For peak-current mode controlled voltage regulators, it is reported in [3] that increasing current sensing gain can reduce this problem. However, increasing current-sensing gain may leads to instability of the voltage regulator. Moreover, in some applications, adaptive voltage positioning (AVP) is required. In this case, the current-sensing gain is decided by the specification of loading if an optimal AVP design is required.

Peak current-mode control (PCC) offers unique features of easy phase-current balancing and cycle-to-cycle current protection but suffers from the disadvantages of output voltage direct-current (DC) offset and poor line regulation when used to achieve AVP. The over-riding design consideration to achieve AVP is to have constant converter output impedance, and as a result of this design constraint, the low frequency voltage loop gain of a PCC regulator is inevitably low which leads to poor output-voltage DC error and line regulation [4]. In [5], an offset cancellation circuit is proposed to the low-gain current-mode control which is used in applications with AVP function. However, the circuit also suffers from the problem of beat-frequency oscillation at high-frequency dynamic load change.

FIG. 2 is a circuit diagram of a two-phase interleaved voltage regulator with PCC. The phase 1 includes switches S1, S2 and an inductor L1, and the phase 2 includes switches S3, S4 and an inductor L2. The switches S2 and S4 can be replaced by diodes if synchronous rectifying is not needed. IL1 and IL2 represent the phase currents of the phases 1 and 2, respectively. Current sensors 10 and 12 have respective gains indicated by Ri, and Hv stands for the gain of a compensator 14 in the voltage-control loop. Pulse-width modulators 16 and 18 perform current mode control in response to current sense signals IS1 and IS2, respectively, and a compensation signal Vc provided by the compensator 14. For an n-phase interleaved voltage regulator, there would be the circuits of n phases connected in parallel between the input terminal 22 and output terminal 24 of the voltage regulator.

FIG. 3 is a circuit diagram of [5], which adds an offset cancellation circuit 26 for modifying the compensation signal Vc of an n-phase interleaved voltage regulator with PCC. In the offset cancellation circuit 26, an adder 28 sums up all of the current sense signals IS1-ISn to obtain a total current sense signal Isum, a divider 30 divides the total current sense signal Isum by the number of the phases n to obtain an average current sense signal Iavg, an adder 32 subtracts the average current sense signal Iavg from the modified compensation signal V′c to obtain a difference signal LI, a low-pass filter 34 filters the difference signal LI to generate an offset signal LO, and an adder 36 adds the offset signal LO into the compensation signal Vc and subtracts a bias ID therefrom to generate the modified compensation signal V′c that replaces the original compensation signal Vc to be provided for the pulse-width modulators 16-38 of all the phases. For multiphase applications, the offset cancellation circuit 26 is applied once for all phases, and the low-pass filter 34 is used to eliminate the DC offset of the output voltage Vo.

Based on small-signal analysis, the offset cancellation circuit 26 offers boosting in loop gains below the bandwidth of the low-pass filter 34 [4]. It is reported in [3] that the higher loop gain in each phase's current loop at beat-frequency suppresses the beating oscillation. Therefore, since the offset cancellation circuit 26 results in boosted loop gain, it can be used for mitigation of beat-frequency oscillation in phase currents. However, in [5], based on the analysis below, it can not retain the advantage of mitigation of beat-frequency oscillation.

The model for analyzing beat-frequency oscillation in phase currents is shown in FIG. 4 for peak-current mode, in which ZOC(ωload) represents the closed-loop output impedance of the voltage regulator, Hv(ωload) represents the transfer function of the compensator 14, Fm represents the gain of the pulse-width modulator 16, D represents the steady-state value of the duty cycle, G′id(ωbeat) represents the transfer function of the beat-frequency duty cycle of the power stage (i.e. the switches S1, S2 and the inductor L1) to the phase currents, He(ωbeat) represents the sample-and-hold effect of the current loop, block 40 is the ωbeat component of the phase 1, and the beat-frequency oscillation has a susceptibility

IL 1 ( ω beat ) I load ( ω load ) = Zoc ( ω load ) · Hv ( ω load ) · Fm · j · D · 2 π · G id ( ω beat ) 1 + G id ( ω beat ) · Ri · He ( ω beat ) · Fm G ( ω load , ω beat ) 1 + T i ( ω beat ) , [ Eq - 2 ]
where G(ωload, ωbeat) is the susceptibility without any current loop, and T′i(ωbeat) is the current loop gain of each phase. In FIG. 3, the offset cancellation circuit 26 sums up the current sense signals IS1-ISn of all the phases and therefore, due to the phase shift among the phase currents IL1-ILn, the sum of their beat-frequency components will be zero, and thereby the transfer function GF(ω) of the low-pass filter 34 does not appear in T′i(ωbeat). In other words, in the conventional approach, the offset cancellation circuit 26 brings no effect to beat-frequency oscillation of the phase currents.

An object of the present invention is directed to mitigation of beat-frequency oscillation of phase currents in a multiphase interleaved voltage regulator.

According to the present invention, in a multiphase interleaved voltage regulator, an offset cancellation circuit is applied for each phase separately to increase the phase's current loop gain. Specifically, the offset cancellation circuit includes a low-pass filter, and when beat frequency is lower than the bandwidth of the low-pass filter, the beat-frequency oscillation of the phase currents is mitigated. Moreover, using this technique to mitigate the problem of beat-frequency oscillation does not introduce additional instability issue, which is the drawback of increasing current sensing gain.

These and other objects, features and advantages of the present invention will become apparent to those skilled in the art upon consideration of the following description of the preferred embodiments of the present invention taken in conjunction with the accompanying drawings, in which:

FIG. 1 is a waveform diagram of a load current and corresponding phase currents in a conventional two-phase interleaved voltage regulator;

FIG. 2 is a circuit diagram of a two-phase interleaved voltage regulator with peak-current control;

FIG. 3 is a circuit diagram of an n-phase interleaved voltage regulator having an offset cancellation circuit;

FIG. 4 is a model for analyzing beat-frequency oscillation in phase currents of the circuit shown in FIG. 2;

FIG. 5 is a circuit diagram of an embodiment according to the present invention;

FIG. 6 is the frequency response of the offset cancellation circuit shown in FIG. 5;

FIG. 7 is a model for analyzing beat-frequency oscillation in phase currents of the circuit shown in FIG. 5;

FIG. 8 is the calculation result of using the model of FIG. 7 to analyze the beat-frequency oscillation in phase currents of the circuit shown in FIG. 5;

FIG. 9 is the circuit simulation result of the beat-frequency oscillation alleviation in the present invention; and

FIG. 10 shows time-domain waveforms of phase currents in a two-phase interleaved voltage regulator when offset cancellation circuit is applied once for all phases and when offset cancellation circuit is applied to each phase separately.

For the sake of easy comparison between the present invention and the conventional approach, FIG. 5 provides an embodiment according to the present invention designed based on the same n-phase interleaved voltage regulator of FIG. 3, in which, however, offset cancellation circuit is applied to each phase separately. Likewise, this voltage regulator includes an input terminal 22 for receiving an input voltage VG, an output terminal 24 for providing a regulated output voltage Vo, and n phase circuits 42-44 connected in parallel between the input terminal 22 and the output terminal 24 for generating a plurality of phase-interleaved currents IL1-ILn. Specifically, each of the phase circuits 42-44 has an individual offset cancellation circuit to increase the current loop gain of the phase itself, for example, an offset cancellation circuit 46 for the phase circuit 42 and an offset cancellation circuit 48 for the phase circuit 44. The same as that of FIG. 3, in this embodiment, a compensator 14 generates a compensation signal Vc proportional to the difference between the output voltage Vo and a reference voltage VID for all the phase circuits 42-44, and each of the phase circuits 42-44 has a control circuit for current mode control. For example, the phase circuit 42 has a control circuit 50 that includes a pulse-width modulator 16 to generate a pulse-width modulation signal PWM1 in response to the compensation signal Vc and the phase current IL1 of the phase circuit 42. The low-side switches S2-S(2n) can be replaced by diodes if synchronous rectifying is not needed. In the phase circuit 42, the compensation signal Vc is modified by the offset cancellation circuit 46 before it is provided to the pulse-width modulator 16. In the offset cancellation circuit 46, an adder 28 subtracts the current sense signal IS1 representative of the phase current IL1 from the modified compensation signal VC1 to generate a difference signal LI1, a low-pass filter 34 filters the difference signal LI1 to generate an offset signal LO1, and an adder 36 adds the offset signal LO1 into the compensation signal Vc and subtracts a bias VID therefrom to generate the modified compensation signal VC1. In other words, the offset signal LO1 is generated in response to the current sense signal IS1 and the compensation signal Vc, and is injected into the pulse-width modulator 16. Since the current sense signal IS1 has the beat-frequency oscillation component, the offset signal LO1 also has the beat-frequency oscillation component. Therefore, the offset signal LO1 injected into the pulse-width modulator 16 will affect the phase current IL1 in terms of beat-frequency oscillation.

A typical frequency response of the offset cancellation circuit 46 is shown in FIG. 6, in which ωLPF is the bandwidth of the low-pass filter 34. The gain of the offset cancellation circuit 46 is greater than one below ωLPF, and equal to one above ωLPF. Thus, the current loop gain of the phase circuit 42 increases below ωLPF and thereby mitigates beat-frequency oscillation of the phase current IL1. Nevertheless, since there is no increase in the current-sensing gain Ri, the risk of instability can be eliminated.

FIG. 7 is a small-signal model similar to that of FIG. 4, which includes a transfer function GF(ω) of the low-pass filter 34, and whose beat-frequency oscillation has the susceptibility

IL 1 ( ω beat ) I load ( ω load ) = Zoc ( ω load ) · Hv ( ω load ) · GF ( ω load ) · Fm · j · D · 2 π · G id ( ω beat ) 1 + G id ( ω beat ) · Ri · He ( ω beat ) · Fm · GF ( ω beat ) G ( ω load , ω beat ) 1 + T i ( ω beat ) , [ Eq - 3 ]
wherein GF(ωload) approximates one and GF(ωbeat) is greater than one. Comparing FIG. 7 with FIG. 4, the main difference is the appearance of the GF(ωbeat) block in FIG. 7, which is the gain of the offset cancellation circuit 46 and increases the current loop gain T′i(ωbeat) of the phase current IL1 thereby mitigating the beat-frequency oscillation of the phase current IL1.

The calculation result of using the model of FIG. 7 to analyze the beat-frequency oscillation in phase currents is shown in FIG. 8, in which curve 52 represents the susceptibility IL1beat)/Iload(ωload) to the beat-frequency oscillation in phase currents of the circuit shown in FIG. 5, and curve 54 represents the susceptibility without the offset cancellation circuit 46 for comparison. Because of the GF(ωbeat) shown in the model of FIG. 7, the susceptibility to the beat-frequency oscillation in phase currents is suppressed by the magnitude of GF(ωbeat) in low beat frequency, compared with the conventional peak-current mode control. For the conventional voltage regulator of FIG. 3, the offset cancellation circuit 26 takes the sum of all the phase currents IL1-ILn for modifying the compensation signal Vc. Since each phase current has a phase shift, the sum of the beating frequency components will be zero. Therefore, the transfer function GF(ω) of the offset cancellation circuit 26 will not appear in the current loop gain Ti(ωbeat) of each phase, and the advantage as in the present invention can not be obtained.

This consequence can be justified by circuit simulation. FIG. 9 shows the simulation result of the beat-frequency oscillation alleviation in the present invention, which shows good match with the model. Time-domain waveforms are shown in FIG. 10, where the load current Iload=0-30 A, the load variation frequency fload=299.9 kHz, and the beat-frequency fbeat=100 Hz, in which waveforms 56 and 58 represent the phase currents IL1 and IL2 under the conventional peak-current control mode (FIG. 2), waveforms 60 and 62 represent the phase currents IL1 and IL2 when an single offset cancellation circuit (FIG. 3) is added, and waveforms 64 and 66 represent the phase currents IL1 and IL2 when a separate offset cancellation circuit is provided for each phase (FIG. 5). The waveforms show that the voltage regulator according to the present invention has less beat-frequency oscillation than the conventional one.

While the present invention has been described in conjunction with preferred embodiments thereof, it is evident that many alternatives, modifications and variations will be apparent to those skilled in the art. Accordingly, it is intended to embrace all such alternatives, modifications and variations that fall within the spirit and scope thereof as set forth in the appended claims.

Chang, Wei-Hsu, Chiu, Chen-Hua, Chen, Dan, Chen, Ching-Jan

Patent Priority Assignee Title
11581811, Jan 16 2015 Silergy Semiconductor Technology (Hangzhou) LTD Multi-phase parallel converter and controlling method therefor
9217780, Jan 07 2014 Qualcomm Incorporated Compensation technique for amplifiers in a current sensing circuit for a battery
9559591, Dec 09 2014 Silergy Semiconductor Technology (Hangzhou) LTD Multi-phase interleaved converter with automatic current-sharing function and control method therefor
Patent Priority Assignee Title
6605931, Nov 07 2000 Microsemi Corporation Switching regulator with transient recovery circuit
6650096, Nov 21 2000 Intel Corporation Multiple phase switching regulator circuits sensing voltages across respective inductances
7098728, Aug 11 2004 National Semiconductor Corporation Output voltage correction circuit for multiplexed multi-phase hysteretic voltage regulator
7777462, Mar 07 2008 Renesas Electronics Corporation Power supply unit
7782031, Jan 05 2007 INTERSIL AMERICAS LLC Power supply control
8030911, Mar 19 2009 Richtek Technology Corp Hybrid control circuit and method
20100109622,
20110057632,
20110084673,
20110187341,
/////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Feb 01 2011Rickhtek Tecnology Corp.(assignment on the face of the patent)
Feb 10 2011CHANG, WEI-HSURichtek Technology CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0261120707 pdf
Mar 08 2011CHEN, DANRichtek Technology CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0261120707 pdf
Mar 13 2011CHIU, CHEN-HUARichtek Technology CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0261120707 pdf
Mar 21 2011CHEN, CHING-JANRichtek Technology CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0261120707 pdf
Date Maintenance Fee Events
Feb 27 2017M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Apr 26 2021REM: Maintenance Fee Reminder Mailed.
Oct 11 2021EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Sep 03 20164 years fee payment window open
Mar 03 20176 months grace period start (w surcharge)
Sep 03 2017patent expiry (for year 4)
Sep 03 20192 years to revive unintentionally abandoned end. (for year 4)
Sep 03 20208 years fee payment window open
Mar 03 20216 months grace period start (w surcharge)
Sep 03 2021patent expiry (for year 8)
Sep 03 20232 years to revive unintentionally abandoned end. (for year 8)
Sep 03 202412 years fee payment window open
Mar 03 20256 months grace period start (w surcharge)
Sep 03 2025patent expiry (for year 12)
Sep 03 20272 years to revive unintentionally abandoned end. (for year 12)