A timing detection device includes a draw back amount acquiring unit and a detecting unit. The draw back amount acquiring unit is configured to acquire a draw back amount of a received signal with respect to a peak value of the signal. The detecting unit is configured to detect the timing at which the draw back amount acquired by the draw back amount acquiring unit has exceeded a constant value as the timing at which a value of the signal is switched.
|
1. A timing detection device comprising:
a draw back amount acquiring unit configured to acquire a draw back amount of a received signal with respect to a peak value of the signal; and
a detecting unit configured to detect the timing at which the draw back amount acquired by the draw back amount acquiring unit has exceeded a constant value as the timing at which a value of the signal is switched,
wherein the draw back amount acquiring unit holds a minimum value and a maximum value of an immediately preceding waveform of the signal,
wherein the draw back amount acquiring unit includes an extracting circuit configured to extract a movement of the signal,
wherein the detecting unit detects the timing at which the movement extracted by the extracting circuit has exceeded the constant value as the timing at which the value of the signal is switched, and
wherein the extracting circuit includes a clamper circuit configured to cancel a dc offset of the signal and extract the movement and a capacitor configured to absorb the dc offset canceled by the clamper circuit.
2. The timing detection device according to
a delay unit configured to delay a restart time of a detection operation of the detecting unit by the time when a constant time passes from the time when the timing at which the value of the signal is switched is detected by the detecting unit.
3. The timing detection device according to
wherein the draw back amount acquiring unit includes a peak hold circuit configured to hold the peak value, and
wherein the detecting unit detects the timing at which a difference between the peak value held by the peak hold circuit and the value of the signal has exceeded the constant value as the timing at which the value of the signal is switched.
4. The timing detection device according to
wherein the draw back amount acquiring unit includes a peak hold circuit configured to hold the peak value, and
wherein the detecting unit detects the timing at which a difference between the peak value held by the peak hold circuit and the value of the signal has exceeded the constant value as the timing at which the value of the signal is switched.
5. The timing detection device according to
wherein the draw back amount acquiring unit include an extracting circuit configured to extract a movement of the signal, and
wherein the detecting unit detects the timing at which the movement extracted by the extracting circuit has exceeded the constant value as the timing at which the value of the signal is switched.
|
The present disclosure relates to a timing detection device for detecting the timing at which the value of a received signal is switched on the basis of the received signal.
A transmission line for transmitting communication signals has a frequency characteristic, and a communication signal passing therethrough is affected by attenuation distortion, phase (delay) distortion, for example. Attenuation distortion is generated because the degree of the attenuation of a signal having a frequency band is different depending on frequency. Phase distortion is generated because the phase of a signal does not directly relate to the frequency thereof, that is, group propagation time is different depending on the frequency. In the case of simple communication, a base-band system is used occasionally for modulation and demodulation to reduce circuit cost. For example, RS-232 in which only a start bit and a stop bit are added to a serial data sequence is taken as an example thereof. However, in that case, there is no other choice but to use a low bit rate hardly affected by the transmission line or to shorten the transmission line.
In each of
Exemplary embodiments of the present invention provide a timing detection device capable of accurately reproducing the pulse width of a signal.
A timing detection device according to an exemplary embodiment of the invention comprises:
a draw back amount acquiring unit configured to acquire a draw back amount of a received signal with respect to a peak value of the signal; and
a detecting unit configured to detect the timing at which the draw back amount acquired by the draw back amount acquiring unit has exceeded a constant value as the timing at which a value of the signal is switched.
With this timing detection device, the timing at which the draw back amount of the signal from the peak value thereof has exceeded the constant value is detected as the timing at which the value of the signal is switched, whereby the deviation widths of the detected timings are stabilized, and the pulse widths of the signal can be reproduced accurately.
The timing detection device further comprises:
a delay unit configured to delay a restart time of a detection operation of the detecting unit by the time when a constant time passes from the time when the timing at which the value of the signal is switched is detected by the detecting unit.
In the timing detection device, the draw back amount acquiring unit includes a peak hold circuit configured to hold the peak value, and the detecting unit detects the timing at which a difference between the peak value held by the peak hold circuit and the value of the signal has exceeded the constant value as the timing at which the value of the signal is switched.
In the timing detection device, the draw back amount acquiring unit include an extracting circuit configured to extract a movement of the signal, and the detecting unit detects the timing at which the movement extracted by the extracting circuit has exceeded the constant value as the timing at which the value of the signal is switched.
In the timing detection device, the extracting circuit includes a clamper circuit configured to cancel a DC offset of the signal and extract the movement and a capacitor configured to absorb the DC offset canceled by the clamper circuit.
With the timing detection device according to the present invention, the timing at which the draw back amount of the signal from the peak value thereof has exceeded the constant value is detected as the timing at which the value of the signal is switched, whereby the deviation widths of the detected timings are stabilized, and the pulse widths of the signal can be reproduced accurately.
Next, exemplary embodiments of a timing detection device according to the present invention will be described below.
A timing detection device according to Embodiment 1 will be described below.
As shown in
The peak hold circuit 11 is a peak hold circuit having a general configuration and is used to hold the minimum value of an immediately preceding waveform to find the rising edge of a pulse. The level shift circuit 12 receives an output voltage (PK_P) from the peak hold circuit 11 and generates a voltage (TH_P) higher than the output voltage by a constant level. The shift amount of the level shift circuit 12 is determined by a constant current circuit I01 and a resistor R02.
The peak hold circuit 13 is a peak hold circuit having a general configuration and is used to hold the maximum value of an immediately preceding waveform to find the falling edge of a pulse. The level shift circuit 14 receives an output voltage (PK_N) from the peak hold circuit 13 and generates a voltage (TH_N) lower than the output voltage by a constant level. The shift amount of the level shift circuit 14 is determined by a constant current circuit I11 and a resistor R12.
The comparator 15 compares the level of an input signal voltage (Receive) with the level of a threshold (TH_P), and the comparator 16 compares the level of the input signal voltage (Receive) with the level of a threshold (TH_N). The flip-flop 17 is set or reset depending on the result of the comparison. The switch SW01 of the peak hold circuit 11 or the switch SW11 of the peak hold circuit 13 is turned ON depending on the state of the flip-flop 17, whereby one of the two peak hold circuits 11 and 13 is reset.
In
Although the signal voltage (Drive) based on a transmitted pulse signal (D_TX) and delivered from the transmitting circuit 21 has a square waveform, the signal voltage, i.e., a pulse signal, is distorted while being transmitted through the cable 22 and is observed as the voltage (Receive) on the reception side. In
As described above, in this embodiment, the edges of the transmitted waveform are detected using the peaks of the input signal voltage (Receive). More specifically, the level of each of the thresholds is made variable and dynamically set to a level slightly returned from the level of the immediately preceding peak. Hence, the variation in pulse detection delay is suppressed drastically, and the pulse widths of the transmitted pulse signal (D_TX) are accurately reflected to the pulse widths of the received pulse signal (D_RX). As a result, the influence due to the deformation of the signal waveform in the transmission line is excluded. For example, even if a simple serial data sequence is transmitted and received, data can be transferred accurately. Since the pulses (pulse widths) on the transmission side can be reproduced accurately from a received waveform having been significantly distorted, even when inexpensive base band communication is used, communication can be carried out at a speed higher than that attained conventionally or over a distance longer that attained conventionally.
A timing detection device according to Embodiment 2 will be described below.
Although the timing detection device 1 according to Embodiment 1 operates precisely, the timing detection device 1 has, for example, two peak hold circuits and two comparators, thereby being complicated and high in cost. A timing detection device according to Embodiment 2 accomplishes an operation similar to that of the timing detection device 1 according to Embodiment 1 by using a circuit simpler than that of the timing detection device 1.
As shown in
Furthermore, the voltage limiting direction of the clamper circuit 51 is switched by controlling a switch SW01 using a feedback signal voltage (FB) from the comparator 52 and by controlling a switch SW11 using the inverted output of the comparator 52. Hence, when the timing detection device detects the rising edge of a pulse of a voltage, the clamper circuit 51 operates so as to limit the voltage in only the voltage falling direction of the voltage, and when the timing detection device detects the falling edge of the pulse of the voltage, the clamper circuit 51 operates so as to limit the voltage in only the voltage rising direction.
Moreover, switching is performed between the threshold level (TH) in the case of detecting the rising edge of a pulse and the threshold level (TH) in the case of detecting the falling edge of the pulse by applying positive feedback from the output terminal to the positive input terminal of the comparator 52.
As shown in
When the voltage (S_Receive) reaches the threshold level (TH), the output of the comparator 52 is switched, whereby the received pulse signal (D_RX) is switched. Since the received pulse signal (D_RX) is switched in a short time in response to the switching of the transmitted pulse signal (D_TX), the pulse widths of the transmitted pulse signal (D_TX) are accurately reflected to the pulse widths of the received pulse signal (D_RX).
As described above, in the timing detection device 5 according to Embodiment 2, the voltage variation width inside the capacitor C_cpI is suppressed by extracting the change of the input signal voltage (Receive) as the voltage (S_Receive), whereby the circuit of the timing detection device 5 is simplified. The capacitor C_cpI is provided with a function of absorbing the DC offsets of the input signal voltage (Receive) and the voltage (Drive) depending on the amplitude of the input signal voltage (Receive).
A timing detection device according to Embodiment 3 will be described below.
In this embodiment, even when the level of a signal is low, the pulses of the signal can be detected securely. The timing detection device according to Embodiment 2 is suited in the case that the waveform of the signal is large to the extent that the forward voltage Vf of the diodes of the clamper circuit is regarded as constant. However, in the case that the level of the signal is low, a problem occurs in the temperature coefficient of the forward voltage Vf, for example. The timing detection device according to Embodiment 3 is intended to make up for this kind of shortcoming so as to be usable for receiving pulses having low signal levels, in spite of the simple configuration of the device.
As shown in
As shown in
As shown in
As shown in
The applicable scope of the present invention is not limited to the above-mentioned embodiments. The present invention is widely applicable to timing detection devices for detecting the timing at which the value of a received signal is switched on the basis of the received signal.
Kihara, Noriaki, Hayashi, Shunsuke, Ooshima, Takayuki, Habaguchi, Kenji
Patent | Priority | Assignee | Title |
11171687, | Dec 14 2018 | NXP B.V. | Method and system for operating a communications device that communicates via inductive coupling |
Patent | Priority | Assignee | Title |
3947769, | Oct 23 1974 | NAVCOM DEFENSE ELECTRONICS, INC | Threshold correction system in FSK transmissions |
4888790, | Oct 14 1987 | NATIONAL SEMICONDUCTOR CORPORATION, A CORP OF DE | Timing recovery system using bipolar-pattern center estimator |
20070126507, | |||
20090322379, | |||
EP581455, | |||
JP10038931, | |||
JP2005203006, | |||
JP4054791, | |||
JP64071316, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 03 2010 | KIHARA, NORIAKI | Yokogawa Electric Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024997 | /0766 | |
Sep 03 2010 | HAYASHI, SHUNSUKE | Yokogawa Electric Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024997 | /0766 | |
Sep 03 2010 | HABAGUCHI, KENJI | Yokogawa Electric Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024997 | /0766 | |
Sep 03 2010 | OOSHIMA, TAKAYUKI | Yokogawa Electric Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024997 | /0766 | |
Sep 15 2010 | Yokogawa Electric Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 14 2014 | ASPN: Payor Number Assigned. |
Feb 23 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 03 2021 | REM: Maintenance Fee Reminder Mailed. |
Oct 18 2021 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Sep 10 2016 | 4 years fee payment window open |
Mar 10 2017 | 6 months grace period start (w surcharge) |
Sep 10 2017 | patent expiry (for year 4) |
Sep 10 2019 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 10 2020 | 8 years fee payment window open |
Mar 10 2021 | 6 months grace period start (w surcharge) |
Sep 10 2021 | patent expiry (for year 8) |
Sep 10 2023 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 10 2024 | 12 years fee payment window open |
Mar 10 2025 | 6 months grace period start (w surcharge) |
Sep 10 2025 | patent expiry (for year 12) |
Sep 10 2027 | 2 years to revive unintentionally abandoned end. (for year 12) |