The present invention discloses a wafer level image sensor packaging structure and a manufacturing method for the same. The manufacturing method includes the following steps: providing a silicon wafer with image sensor chips, providing a plurality of transparent lids, allotting one said transparent lid on top of the corresponding image sensor chip, and carrying out a packaging process. The manufacturing method of the invention has the advantage of having a simpler process, lower cost, and higher production yield rate. The encapsulation compound arranges on the first surface of the image sensor chip and covers the circumference of the transparent lid to avoid the side light leakage as traditional chip scale package (CSP). Thus, the sensing performance of the wafer level image sensor packaging structure can be enhanced.
|
1. A manufacturing method for a wafer level image sensor packaging structure, comprising steps of:
providing a silicon wafer, which has a plurality of image sensor chips, wherein each said image sensor chip has a photosensitive area;
providing a plurality of transparent lids;
allotting one said transparent lid over the photosensitive area of a respective said image sensor chip; and
carrying out a packaging process by arranging an encapsulation compound on a first surface of the silicon wafer so that the encapsulation compound covers circumferences of the transparent lids;
wherein the step of carrying out the packaging process comprises steps of:
providing a dam at a periphery of the first surface to form a circular structure; and
applying the encapsulation compound, which is a liquid compound, into the dam, so that the encapsulation compound covers the circumferences of the transparent lids, but does not cover a top surface of any said transparent lid.
7. A manufacturing method for a wafer level image sensor packaging structure, comprising steps of:
providing a silicon wafer, which has a plurality of image sensor chips, wherein each said image sensor chip has a photosensitive area;
providing a plurality of transparent lids;
allotting one said transparent lid over the photosensitive area of a respective said image sensor chip; and
carrying out a packaging process by arranging an encapsulation compound on a first surface of the silicon wafer so that the encapsulation compound covers circumferences of the transparent lids;
wherein the step of carrying out the packaging process comprises steps of:
placing the silicon wafer with the transparent lids into a mold;
injecting the encapsulation compound, which is a mold compound, into a cavity of the mold, so that the encapsulation compound covers edges of the transparent lids but does not entirely cover a top surface of each said transparent lid; and
transforming the encapsulation compound and carrying out a post-mold baking process for curing the encapsulation compound.
2. The manufacturing method of
3. The manufacturing method of
4. The manufacturing method of
5. The manufacturing method of
6. The manufacturing method of
placing solder balls on a second surface of the silicon wafer; and
dicing the silicon wafer to form a plurality of image sensor packaging structures.
8. The manufacturing method of
9. The manufacturing method of
10. The manufacturing method of
11. The manufacturing method of
12. The manufacturing method of
13. The manufacturing method of
14. The manufacturing method of
15. The manufacturing method of
16. The manufacturing method of
placing solder balls on a second surface of the silicon wafer; and
dicing the silicon wafer to form a plurality of image sensor packaging structures.
|
1. Technical Field
The present invention relates to a wafer level image sensor packaging structure and a manufacturing method for the same. More particularly, the present invention discloses a wafer level image sensor packaging structure applicable to image sensor packaging structures made through batch manufacture and a manufacturing method for such wafer level image sensor packaging structure.
2. Description of Related Art
In recent years, bright prospects for digital image sensors have been promised by the developing global popularization of digital image products and the increasing demand for camera phones, digital still cameras, digital video cameras, and various other digital image products.
Such digital image sensors, according to the manufacturing processes used, would be classified into two types, namely CCD (Charge-Coupled Device) and CMOS (Complementary Metal-Oxide-Semiconductor). While CCD is a mature technology that provides good image quality, the particular processing technique it involves requires higher costs. By comparison, CMOS technology is based on semiconductor chips and has the advantages of lower costs, simpler processes, resulting in more compact products, thus being especially suitable for applications where the dpi requirement is relatively compromised, such as camera phones. Therefore, CMOS and CCD are technologies that each has its market niche.
The traditional packaging approaches for image sensors include COB (Chip On Board) and CSP (Chip Scale Package). The COB process is accomplished by adhering an image sensor chip onto a substrate, electrically connecting the substrate and the image sensor chip by means of metal wires, and carrying out a packaging procedure to package the image sensor chip. Hence, the resultant image sensor packaging structure is relatively large in size and has a significant height. On the other hand, the CSP process is more suitable for image sensor chips of low resolution. In high-resolution applications, CSP is less competitive in cost and its inherent glass structure further adds the height of the image sensor module in addition to the necessary lens module, while being inferior to COB packaging in sensing performance. Furthermore, the traditional CSP structure has the problem of side light leakage, and thus requires the additional procedures for setting shadow masks or coating shading material on the sides of the packaging structure for preventing the degradation of sensory performance or avoiding the generation of flares.
The present invention provides a wafer level image sensor packaging structure and a manufacturing method for the same, wherein by adopting a TSV wafer as a silicon wafer, as compared with the traditional CSP process or COB process, the present invention dispenses with metal wires and any substrate so as to downsize the resultant image sensor packaging structure and reduce its height.
The present invention provides a wafer level image sensor packaging structure and a manufacturing method for the same, wherein an opaque encapsulation compound covering the circumference of the transparent lid helps to prevent side light leakage for the image sensor packaging structure without using any additional shadow mask or shading layer.
The present invention provides a wafer level image sensor packaging structure and a manufacturing method for the same, wherein the TSV wafer is adopted as the silicon wafer, so as to dispense with the use of any metal wire and substrate, and thus, as compared with the traditional process, the present invention saves materials and is suitable for mass manufacture which reduces costs, while the simplified manufacturing process improves the production yield rate.
To achieve the foregoing effects, the present invention provides a manufacturing method for a wafer level image sensor packaging structure, comprising steps of: providing a silicon wafer, which has a plurality of image sensor chips, wherein each said image sensor chip has a photosensitive area; providing a plurality of transparent lids; allotting one said transparent lid over the photosensitive area of a respective said image sensor chip; and carrying out a packaging process by arranging an encapsulation compound on a first surface of the silicon wafer so that the encapsulation compound covers the circumferences of the transparent lids.
To achieve the foregoing effects, the present invention also provides a wafer level image sensor packaging structure, comprising: an image sensor chip, which has a plurality of photosensitive elements set in a photosensitive area on a first surface of the image sensor chip, a plurality of first contacts set on the first surface to surround the exterior the photosensitive area and electrically connected to the photosensitive elements, a plurality of conducting channels passing through the chip with one end thereof electrically connected to the first contacts, and a plurality of solder ball pads set on a second surface of the image sensor chip and electrically connected to the conducting channel; a transparent lid, which is correspondingly set over the photosensitive area so that an air chamber is defined between the transparent lid and the image sensor chip; and an encapsulation compound, which is arranged on the first surface and covers a circumference of the transparent lid.
By implementing the present invention, at least the following progressive effects can be expected:
1. The manufacturing process is simpler than the traditional CSP process or COB process, and the resultant image sensor packaging structure is made compact with reduced assembly height, thereby meeting the trend of compactness for electronic devices.
2. The opaque encapsulation compound covering the circumference of the transparent lid helps to prevent side light leakage for the image sensor packaging structure.
3. Since the overall use of material consumed is economized, the manufacturing cost is significantly reduced and the production yield rate is improved.
The invention as well as a preferred mode of use, further objectives and advantages thereof will be best understood by reference to the following detailed description of illustrative embodiments when acquired in conjunction with the accompanying drawings, wherein:
As shown in
In the step of providing the silicon wafer (S10), as shown in
For further illustration, the silicon wafer 10 may be a TSV (Through-Silicon Vias) wafer. Referring to
Referring to the sectional view of the TSV wafer as shown in
In addition, a re-distribution layer (not shown) may be formed on the second surface 14. The re-distribution layer may be electrically connected to solder ball pads 30, which are also electrically connected to the conducting channel 18 and arranged as an LGA (Land Grid Array), so as to arrange intervals between the solder ball pads 30 by the re-distribution layer.
In the step of providing the plurality of transparent lids (S20), as shown in
Referring to
In the step of allotting one said transparent lid on top of the corresponding image sensor chip (S30), as shown in
Referring to
In the step of carrying the packaging process (S40), as shown in
Two different packaging processes are disclosed in the present embodiment, namely molding packaging process and dispensing packaging process.
The molding packaging process is first illustrated, wherein the encapsulation compound 60 used is a mold compound.
As shown in
Moreover, a vacuum absorbed buffer layer 53 may be provided on the inner surface of the upper mold member 51. The buffer layer 53 directly presses on the transparent lids 20 to prevent the third surfaces 26 of the transparent lids 20 from being contacted by the bleeding resin during injection of the encapsulation compound. It is therefore provided between the transparent lids 20 and the upper mold member 51 for abutting against the third surfaces 26 of the transparent lids 20 so as to prevent contamination caused by resin bleeding.
As shown in
After the silicon wafer 10 with the transparent lids 20 is placed into the mold 50, the packaging process can be commenced. In the packaging process, vacuum is applied to make the upper mold member 51 and the lower mold member 52 closely contact the transparent lids 20 and the silicon wafer 10 by the vacuum absorbed buffer layer 53, and thereby a mold cavity is formed (referring to
The mold 50 is pressurized to transform the encapsulation compound 60, and the mold 50 is open before a post-mold baking process is carried out for curing the encapsulation compound 60. What is illustrated in
On the other hand,
In addition, please refer to
Referring to
As shown in
The separate image sensor packaging structure may be any one depicted in
Therein, the wafer level image sensor packaging structure comprises an image sensor chip 11, a transparent lid 20, and an encapsulation compound 60.
The image sensor chip 11 has a first surface 13 and a second surface 14, which are respectively the upper surface and the lower surface of the image sensor chip 11. The first surface 13 is provided with a plurality of photosensitive elements 15, which are arranged into an array in the photosensitive area 12 on the first surface 13, for sensing light.
The first surface 13 is provided with a plurality of first contacts 16, which surround outside the photosensitive area 12 and are electrically connected to the photosensitive elements 15 through the inner circuit configuration of the image sensor chip 11.
The image sensor chip 11 comprises a plurality of conducting channels 18, and each conducting channel passes through the image sensor chip 11. The conducting channel 18 has one end electrically connected to the first contacts 16, and the other end electrically connected to the solder ball pads 30 on the second surface 14, thus acting as a channel that electrically connects the photosensitive elements 15 to the exterior.
On the second surface 14 of the image sensor chip 11, there may further be solder balls 81, which are electrically connected to the solder ball pads 30 and form a ball grid array 80 on the second surface 14 (seeing
As shown in
Referring to
As shown in
The present invention has been described with reference to the preferred embodiments and it is understood that the embodiments are not intended to limit the scope of the present invention. Moreover, as the contents disclosed herein should be readily understood and can be implemented by a person skilled in the art, all equivalent changes or modifications which do not depart from the concept of the present invention should be encompassed by the appended claims.
Chen, Ming-Hui, Tu, Hsiu-Wen, Hsin, Chung-Hsien, Chen, Han-Hsing
Patent | Priority | Assignee | Title |
10784297, | Dec 28 2017 | Industrial Technology Research Institute | Chip scale package structures |
11538842, | Dec 28 2017 | Industrial Technology Research Institute | Chip scale package structures |
11545512, | Aug 07 2020 | Samsung Electronics Co., Ltd. | Image sensor package with underfill and image sensor module including the same |
8896079, | Nov 11 2008 | LAPIS SEMICONDUCTOR CO , LTD | Camera module having a light shieldable layer |
9865552, | Jun 11 2015 | Samsung Electronics Co., Ltd. | Wafer level package |
Patent | Priority | Assignee | Title |
20090045476, | |||
20090068798, | |||
20090243051, | |||
20100006966, | |||
EP813236, | |||
EP2388821, | |||
WO2006101270, | |||
WO2009158105, | |||
WO2009158414, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 06 2010 | TU, HSIU-WEN | KINGPAK TECHNOLOGY INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025368 | /0102 | |
Jul 06 2010 | CHEN, HAN-HSING | KINGPAK TECHNOLOGY INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025368 | /0102 | |
Jul 06 2010 | HSIN, CHUNG-HSIEN | KINGPAK TECHNOLOGY INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025368 | /0102 | |
Jul 06 2010 | CHEN, MING-HUI | KINGPAK TECHNOLOGY INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025368 | /0102 | |
Nov 16 2010 | Kingpak Technology Inc. | (assignment on the face of the patent) | / | |||
Aug 26 2022 | KINGPAK TECHNOLOGY INC | TONG HSING ELECTRONIC INDUSTRIES, LTD | MERGER SEE DOCUMENT FOR DETAILS | 062119 | /0661 |
Date | Maintenance Fee Events |
Apr 24 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 22 2021 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 22 2016 | 4 years fee payment window open |
Apr 22 2017 | 6 months grace period start (w surcharge) |
Oct 22 2017 | patent expiry (for year 4) |
Oct 22 2019 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 22 2020 | 8 years fee payment window open |
Apr 22 2021 | 6 months grace period start (w surcharge) |
Oct 22 2021 | patent expiry (for year 8) |
Oct 22 2023 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 22 2024 | 12 years fee payment window open |
Apr 22 2025 | 6 months grace period start (w surcharge) |
Oct 22 2025 | patent expiry (for year 12) |
Oct 22 2027 | 2 years to revive unintentionally abandoned end. (for year 12) |