The present invention provides a lateral diffused metal-oxide-semiconductor device including a first doped region, a second doped region, a third doped region, a gate structure, and a contact metal. The first doped region and the third doped region have a first conductive type, and the second doped region has a second conductive type. The second doped region, which has a racetrack-shaped layout, is disposed in the first doped region, and has a long axis. The third doped region is disposed in the second doped region. The gate structure is disposed on the first doped region and the second doped region at a side of the third doped region. The contact metal is disposed on the first doped region at a side of the second doped region extending out along the long axis, and is in contact with the first doped region.

Patent
   8587058
Priority
Jan 02 2012
Filed
Jan 02 2012
Issued
Nov 19 2013
Expiry
Feb 12 2032
Extension
41 days
Assg.orig
Entity
Large
1
89
currently ok
9. A lateral diffused metal-oxide-semiconductor (ldmos) device, comprising:
two Schottky diodes, disposed in parallel with a direction, wherein each Schottky diode comprises a slit-shaped contact metal, and each slit-shaped contact metal extends along the direction; and
a plurality of ldmos units, disposed between the Schottky diodes, and the ldmos units being arranged along the direction.
1. A lateral diffused metal-oxide-semiconductor (ldmos) device, comprising:
a substrate;
a first doped region, disposed in the substrate, and having a first conductive type;
a second doped region, disposed in the first doped region, and having a second conductive type, wherein the second doped region has a racetrack-shaped outline, the second doped region has a long axis and a short axis, and the second doped region has a straight portion, disposed at an end of the short axis;
a third doped region, disposed in the second doped region, and having the first conductive type;
a fourth doped region, disposed in the first doped region, and having the first conductive type, wherein the fourth doped region is disposed in the first doped region at a side of the second doped region extending out along the short axis, and a width of the fourth doped region in a direction parallel with the long axis is larger than or equal to a width of the straight portion in the direction parallel with the long axis;
a gate structure, disposed on the first doped region and the second doped region between the third doped region and the fourth doped region; and
a contact metal, disposed on the first doped region at a side of the second doped region extending out along the long axis, and being in contact with the first doped region.
2. The ldmos device according to claim 1, wherein the third doped region is electrically connected to a low voltage end, and the fourth doped region is electrically connected to a high voltage end.
3. The ldmos device according to claim 1, further comprising a fifth doped region, disposed in the first doped region under the contact metal, and being in contact with the contact metal, wherein the fifth doped region has the second conductive type.
4. The ldmos device according to claim 1, wherein the contact metal has at least one extension part, extending out toward a side of the second doped region extending out along the short axis.
5. The ldmos device according to claim 1, further comprising a plurality of sixth doped regions, disposed in the third doped region, and penetrating through the third doped region to be in contact with the second doped region, wherein the sixth doped regions have the second conductive type.
6. The ldmos device according to claim 1, further comprising a guard ring, disposed in the substrate, and surrounding the first doped region.
7. The ldmos device according to claim 1, further comprising another contact metal, disposed on the first doped region at another side of the second doped region extending out along the long axis, and being in contact with the first doped region.
8. The ldmos device according to claim 1, wherein the gate structure surrounds the third doped region.
10. The ldmos device according to claim 9, further comprising a guard ring, surrounding the Schottky diodes and the ldmos units.
11. The ldmos device according to claim 9, further comprising a plurality of doped regions, each doped region and each ldmos unit arranged sequentially in turn along the direction.

1. Field of the Invention

The present invention relates to a lateral diffused metal-oxide-semiconductor (LDMOS) device, and more particularly, to an LDMOS device with a Schottky diode.

2. Description of the Prior Art

A lateral diffused metal-oxide-semiconductor (LDMOS) device is a kind of popular power semiconductor device. Due to having a planar structure, the LDMOS is easily manufactured and is easily integrated with semiconductor technology, so that the manufacturing cost may be reduced. The LDMOS further has higher breakdown voltage and higher output power so as to be applied in the devices, such as power converter, power amplifier, switch, and rectifier, etc.

In a traditional LDMOS device, an N-type doped drain region and a P-type doped base region are usually disposed in an n-type drift region, and an N-type doped source region is disposed in the P-type doped base region. A gate metal is disposed on the P-type doped base region between the N-type doped source region and the N-type drift region. A source metal is disposed on the N-type doped source region and the P-type doped base region, and is electrically connected to a low voltage end of a power source. A drain metal is disposed on the N-type doped drain region, and is electrically connected to a high voltage end of the power source. Furthermore, a field oxide is disposed on the N-type drift region and between the gate metal and the drain metal, and is used for tolerating high electric field from the high voltage end. As we can know that the P-type doped base region and the N-type drift region in the traditional LDMOS device form a parasitic diode.

Although the parasitic diode provides a reverse current path from source to drain in order to introduce minor charges, the area and the transferring speed of the reverse current path are too small to eliminate the reverse source current rapidly, so that an energy loss of the LDMOS device is generated when switching the LDMOS device. Thus, to eliminate the reverse source current through the parasitic diode cannot satisfy recent requirements. To raise the reverse source current of the LDMOS device is an important objective in this field.

It is therefore an objective of the present invention to provide a lateral diffused metal-oxide-semiconductor (LDMOS) device to raise the reverse source current of the LDMOS device and save the area of the LDMOS device.

According to a preferred embodiment, the present invention provides an LDMOS device including a substrate, a first doped region, a second doped region, a third doped region, a fourth doped region, a gate structure, and a contact metal. The first doped region is disposed in the substrate, and has a first conductive type. The second doped region is disposed in the first doped region, and has a second conductive type, wherein the second doped region has a racetrack-shaped outline, and the second doped region has a long axis and a short axis. The third doped region is disposed in the second doped region, and has the first conductive type. The fourth doped region is disposed in the first doped region, and has the first conductive type. The gate structure is disposed on the first doped region and the second doped region between the third doped region and the fourth doped region. The contact metal is disposed on the first doped region at a side of the second doped region extending out along the long axis, and is in contact with the first doped region.

According to another preferred embodiment, the present invention provides an LDMOS device including two Schottky diodes, and a plurality of LDMOS units. The Schottky diodes are disposed in parallel with a direction. The LDMOS units are disposed between the Schottky diodes, and the LDMOS units are arranged along the direction.

The LDMOS device in the present invention disposes the contact metal of the Schottky diode on the N-type first doped region at a side of the P-type second doped region extending out along the long axis to effectively utilize the region surrounded by the guard ring without affecting the current and to save the area of the LDMOS device. In addition, the LDMOS device of the present invention may further utilize the built-in Schottky diode to raise the current of the reverse current path from the source to the drain so as to accelerate the speed of introducing the reverse source current.

These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.

FIG. 1 is a schematic diagram illustrating a top view of a lateral diffused metal-oxide-semiconductor (LDMOS) device according to a first preferred embodiment of the present invention.

FIG. 2 is a schematic diagram illustrating a cross-sectional view of FIG. 1 along a cutting line A-A′.

FIG. 3 is a schematic diagram illustrating a cross-sectional view of FIG. 1 along a cutting line B-B′.

FIG. 4 is a schematic diagram illustrating a top view of an LDMOS device according to a second preferred embodiment of the present invention.

FIG. 5 is a schematic diagram illustrating a top view of an LDMOS device according to a third preferred embodiment of the present invention.

Please refer to FIG. 1 through FIG. 3. FIG. 1 is a schematic diagram illustrating a top view of a lateral diffused metal-oxide-semiconductor (LDMOS) device according to a first preferred embodiment of the present invention, wherein FIG. 2 is a schematic diagram illustrating a cross-sectional view of FIG. 1 along a cutting line A-A′, and FIG. 3 is a schematic diagram illustrating a cross-sectional view of FIG. 1 along a cutting line B-B′. As shown in FIG. 1 through FIG. 3, the LDMOS device 100 includes a substrate 102, a first doped region 104, a second doped region 106, a field oxide layer 108, a third doped region 110, two fourth doped regions 112, a gate structure 114, and a contact metal 116. The first doped region 104, the third doped region 110, and the fourth doped region have a first conductive type, and the substrate 102 and the second doped region 106 have a second conductive type different from the first conductive type. In this embodiment, the first conductive type and the second conductive type are respectively N type and P type. The first conductive type and the second conductive type in the present invention are not limited to this, and may be exchanged. Furthermore, the substrate 102 may be a silicon wafer, but the present invention is not limited herein. Also, the substrate 102 is not limited to have the same conductive type as the second doped region 106. The substrate 102 of the present invention may have conductive type different from the second doped region 106 and the same as the first doped region 104.

In this embodiment, the N-type first doped region 104 is disposed in the P-type substrate 102, and the P-type second doped region 106 is disposed in the N-type first doped region 104. The P-type second doped region 106 has a racetrack-shaped outline, and the P-type second doped region 106 has a long axis 106a, a short axis 106b, two curved portions 106c disposed opposite to each other, and two straight portions 106d disposed opposite to each other. The long axis 106a is perpendicular to the short axis 106b, and is parallel with each straight portion 106d. The curved portions 106c are respectively disposed at two ends of the long axis 106a, and the straight portions 106d are respectively disposed at two ends of the short axis 106b. Two ends of one of the straight portions 106d are connected to one ends of the curved portions 106c, and two ends of the other one of the straight portions 106d are connected to the other one ends of the curved portions 106c, so that the straight portions 106d and the curved portions 106c form the racetrack-shaped outline. Furthermore, the gate structure 114 is disposed on the N-type first doped region 104 and the P-type second doped region 106, and the gate structure 114 has a first opening 114a corresponding to the P-type second doped region 106, so that the first opening 114a also has the racetrack-shaped outline. The gate structure 114 includes a gate conductive layer 120 and a gate insulating layer 122 disposed between the gate conductive layer 120 and the P-type substrate 102. The N-type third doped region 110 is disposed in the P-type second doped region 106, and the N-type third doped region 110 is formed in the P-type second doped region 106 through the first opening 114a so as to have the racetrack-shaped outline. Furthermore, the P-type second doped region 106 and the gate structure 114 surround the N-type third doped region 110. The field oxide layer 108 is disposed on a top surface of the P-type substrate 102, and has a second opening 108a, two third openings 108b, and two fourth openings 108c. The second opening 108a corresponds to the positions of the gate structure 114 and the P-type second doped region 106 so as to have the racetrack-shaped outline. Also, the gate structure 114 is further extended toward an outside of the P-type second doped region 106 and is extended onto the N-type first doped region 104 and the field oxide layer 108. Thus, the field oxide layer 108 may be utilized to avoid electric field in the N-type first doped region damaging the gate insulating layer 122. Each third opening 108b is slit-shaped, and corresponds to a position of each N-type fourth doped region 112 respectively. Each fourth opening 108c is also slit-shaped, and corresponds to a position of Schottky diode 118 respectively. As we can see from the above-mentioned, the N-type first doped region 104 may be regarded as a drain of the LDMOS device 100, and is electrically connected to a high voltage end 124. The P-type second doped region 106 may be regarded as a base of the LDMOS device 100. The N-type third doped region 110 may be regarded as a source of the LDMOS device 100, and is electrically connected to a low voltage end 126. The gate conductive layer 120 may be regarded as a gate of the LDMOS device 100.

Furthermore, the third openings 108b are disposed at two sides of the short axis 106b of the P-type second doped region 106. Accordingly, the N-type fourth doped regions 112 formed through the third openings 108b are respectively disposed in the N-type first doped region 104 at two sides of the P-type second doped region 106 extending out along the short axis 106b, and each N-type fourth doped region 112 is also slit-shaped and parallel with the long axis 106a. Thus, the gate structure 114 is disposed on the P-type second doped region 106, the N-type first doped region 104 and a part of the field oxide layer 108 between the N-type third doped region 110 and the N-type fourth doped region 112. In this embodiment, a width W1 of each N-type fourth doped region 112 in a direction parallel with the long axis 106a is larger than a width W2 of each straight portion 106d in the direction parallel with the long axis 106a, and a position of the two ends of each straight portion 106d projected along a direction parallel with the short axis 106b on each N-type fourth doped region 112 is disposed between two ends of each N-type fourth doped region 112. Accordingly, the straight portions 106d of the P-type second doped region 106 disposed between the N-type first doped region 104 and the N-type third doped region 110 and under the gate structure 114 may be regarded as effective channel regions of the LDMOS device 100. Furthermore, the N-type fourth doped region 112 is electrically connected to the high voltage end 124, and the N-type first doped region 104 is electrically connected to the high voltage end 124 through the N-type fourth doped region 112.

In other embodiments of the present invention, the width W1 of each N-type fourth doped region 112 in the direction parallel with the long axis 106a also may be the same as the width W2 of each straight portion 106d in the direction parallel with the long axis 106a, so that one end of the N-type fourth doped region 112 and one end of the straight portion 106d are disposed in a line parallel with the short axis 106b, and the other end of the N-type fourth doped region 112 and the other end of the straight portion 106d are disposed in a line parallel with the short axis 106b. In addition, the field oxide layer 108 may have only one second opening 108b, and the LDMOS device 100 also may have only one N-type fourth doped region 112. Furthermore, the N-type first doped region 104 also may be regarded as the source and electrically connected to the low voltage end, and the N-type third doped region 110 may be regarded as the drain and electrically connected to the high voltage end. Moreover, since the straight portions 106d disposed between the N-type first doped region 104 and the third doped region 110 is regarded as the effective channel regions, the gate structure 114 also may be only disposed on the straight portions 106d, and may not be disposed on the curved portions 106c.

In addition, the fourth openings 108c are disposed at two sides of the long axis 106a of the P-type second doped region 106 respectively, and the contact metals 116 are respectively disposed on the N-type first doped region 104 at two sides of the P-type second doped region 106 extending out along the long axis 106a through the fourth openings 108c. Also, each contact metal 116 is in contact with the N-type first doped region 104 to form a Schottky diode 118, and each contact metal 116 is slit-shaped and parallel with the short axis 106b. Each contact metal 116 is regarded as an anode of each Schottky diode 118, and is electrically connected to the low voltage end 126 so as to electrically connect with the source of the LDMOS device 100. The N-type first doped region 104 is regarded as a cathode of the Schottky diode 118, and also is the drain of the LDMOS device 100, so that the cathode of the Schottky diode 118 may be electrically connected to the drain of the LDMOS device 100. Accordingly, in this embodiment, the LDMOS device 100 may utilize the extra built-in Schottky diode 118 to raise the current of the reverse current path from the source to the drain so as to accelerate the speed of introducing the reverse source current. Moreover, a length of the slit-shaped contact metal 116 is determined according to a width of the effective region or the turn-on current of the LDMOS device 100. In other embodiment of the present invention, the field oxide layer 108 may also have only one fourth opening 108c, and the LDMOS device 100 may have only one contact metal 116 disposed on the N-type first doped region 104 at a side of the P-type second doped region 106 extending out along the long axis 106a. Or, the field oxide layer 108 may also have a plurality of fourth openings 108c disposed at the same side of the P-type second doped region 106, and the LDMOS device 100 may have a plurality of contact metals 116 disposed at the same side of the P-type second doped region 106 and parallel with the short axis 106b. Also, the contact metals 116 are arranged in sequence along the direction parallel with the short axis 106b.

In this embodiment, the LDMOS device 100 further includes two P-type fifth doped regions 128, a plurality of P-type sixth doped regions 130, and a guard ring 132. Each P-type fifth doped region 128 is disposed in the N-type first doped region 104 under each contact metal 116, and is in contact with each contact metal 116 respectively to reduce contact resistance between each contact metal 116 and the N-type first doped region 104 and to raise the turn-on current of each Schottky diode 118. The P-type sixth doped region 130 is disposed in the N-type third doped region 110, and penetrates through the N-type third doped region 110 to be in contact with the P-type second doped region 106. Each P-type sixth doped region 130 may be utilized to reduce the contact resistance between the source metal 134 on the N-type third doped region 110 and the N-type third doped region 110. Furthermore, the P-type sixth doped regions 130 are arranged sequentially along the long axis 106a. The present invention is not limited to this arrangement. The guard ring 132 is a P-type doped region disposed in the P-type substrate 102 and surrounding the N-type first doped region for avoiding the affect of the electric field in the N-type first doped region 104 to the external devices.

It should be noted that the LDMOS device 100 in this embodiment disposes the contact metals 116 on the N-type first doped region 104 at two sides of the P-type second doped region 106 extending out from the two ends of the long axis 106a respectively, so that each Schottky diode 118 is formed at outside of each curved portion 106c of the P-type second doped region 106 respectively, Accordingly, the LDMOS device 100 in this embodiment may effectively utilize a region surrounded by the guard ring 132 without affecting the current to dispose the Schottky diode 118 so as to save the area of the device because the current of the LDMOS device 100 is determined by the straight portions 106d disposed between the N-type first doped region 104 and the N-type third doped region 110 and being regarded as the effective channel region, and the curved portions 106c disposed between the N-type first doped region 104 and the N-type third doped region 110 do not affect the current of the LDMOS device 100. Also, the LDMOS device 100 may further utilize the built-in Schottky diode 118 to raise the current of the reverse current path from the source to the drain so as to accelerate the speed of introducing the reverse source current.

The LDMOS device of the present invention is not limited to the above-mentioned embodiment. The following description continues to detail the other embodiments or modifications, and in order to simplify and show the difference between the other embodiments or modifications and the above-mentioned embodiment, the same numerals denote the same components in the following description, and the same parts are not detailed redundantly.

Please refer to FIG. 4. FIG. 4 is a schematic diagram illustrating a top view of an LDMOS device according to a second preferred embodiment of the present invention. As shown in FIG. 4, as compared with the first embodiment, each contact metal 116 of the LDMOS device 200 in this embodiment has two extension parts 202, respectively extending toward the two sides of the P-type second doped region 106 extending out along the short axis 106b. This means that each extension part 202 extends toward each N-type fourth doped region 112, and is not in contact with each N-type fourth doped region 112. Furthermore, the P-type fifth doped regions 128 under the contact metals 116 also may be extended toward the two sides of the P-type second doped region 106 extending out along the short axis 106b respectively. The present invention is not limited that each contact metal has the extension part and each contact metal has two extension parts, and at least one of the contact metals may have at least one extension part.

Furthermore, the LDMOS device of the present invention is not limited to have only one N-type third doped region, only one P-type second doped region and only one gate structure. Please refer to FIG. 5. FIG. 5 is a schematic diagram illustrating a top view of an LDMOS device according to a third preferred embodiment of the present invention. As shown in FIG. 5, as compared with first embodiment, the LDMOS device 300 in this embodiment includes a plurality of P-type second doped regions 106, a plurality of N-type third doped regions 110, a plurality of gate structures 114, and a plurality of N-type fourth doped regions 112. Each P-type second doped region 106, each N-type third doped region 110, each gate structure 114 and the N-type first doped region 104 constitute an LDMOS unit 302. Each Schottky diode 118 formed by each contact metal 116 being in contact with the N-type first doped region 104 may be extended along the direction parallel with the short axis 106b of each P-type second doped region 106, and a extending length of each Schottky diode 118 may be determined by the turn-on current of the LDMOS device 300. The Schottky diodes 118 are parallel with each other, and is parallel with the short axis 106b, so that the LDMOS units 302 are disposed between the Schottky diodes 118. In addition, the N-type fourth doped regions 112 are disposed at two sides of each LDMOS unit 302, and two adjacent LDMOS units 302 share the same one N-type fourth doped region 112, so each N-type fourth doped region 112 and each LDMOS unit 302 are arranged sequentially in turn along the direction parallel with the short axis 106. Furthermore, the guard ring 132 surrounds the Schottky diodes 118, the LDMOS unit 302 and the N-type fourth doped regions 112.

In summary, the LDMOS device in the present invention disposes at least one contact metal of the Schottky diode on the N-type first doped region at at least one side of the P-type second doped region extending out along the long axis to effectively utilize the region surrounded by the guard ring without affecting the current and to save the area of the LDMOS device. In addition, the LDMOS device of the present invention may further utilize the built-in Schottky diode to raise the current of the reverse current path from the source to the drain so as to accelerate the speed of introducing the reverse source current.

Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Chen, Chun-Wei, Lin, An-Hung, Huang, Bo-Jui, Liao, Wei-Shan, Lin, Hong-Ze, Yan, Ting-Zhou, Chou, Kun-Yi, Jian, Ming-Yong

Patent Priority Assignee Title
10276652, May 17 2018 United Microelectronics Corp. Schottky diode
Patent Priority Assignee Title
4344081, Apr 14 1980 Supertex, Inc. Combined DMOS and a vertical bipolar transistor device and fabrication method therefor
4396999, Jun 30 1981 International Business Machines Corporation Tunneling transistor memory cell
4893160, Nov 13 1987 Siliconix Incorporated; SILICONIX INCORPORATED, A CORP OF CA Method for increasing the performance of trenched devices and the resulting structure
4918333, Oct 31 1988 Freescale Semiconductor, Inc Microprocessor having high current drive
4958089, Dec 20 1988 Gazelle Microcircuits, Inc.; GAZELLE MICROCIRCUITS, INC , A CORP OF CA High output drive FET buffer for providing high initial current to a subsequent stage
5040045, May 17 1990 NXP B V High voltage MOS transistor having shielded crossover path for a high voltage connection bus
5268589, Sep 28 1990 Infineon Technologies AG Semiconductor chip having at least one electrical resistor means
5296393, Nov 23 1990 Texas Instruments Incorporated Process for the simultaneous fabrication of high-and-low-voltage semiconductor devices, integrated circuit containing the same, systems and methods
5326711, Jan 04 1993 Texas Instruments Incorporated High performance high voltage vertical transistor and method of fabrication
5346835, Jul 06 1992 Texas Instruments Incorporated Triple diffused lateral resurf insulated gate field effect transistor compatible with process and method
5430316, Feb 18 1992 SGS-THOMSON MICROELECTRONICS, S R L VDMOS transistor with improved breakdown characteristics
5436486, Oct 19 1992 FUJI ELECTRIC CO , LTD High voltage MIS transistor and semiconductor device
5534721, Nov 30 1994 Bell Semiconductor, LLC Area-efficient layout for high voltage lateral devices
5811850, Oct 14 1994 Texas Instruments Incorporated LDMOS transistors, systems and methods
5950090, Nov 16 1998 United Microelectronics Corp. Method for fabricating a metal-oxide semiconductor transistor
5998301, Dec 18 1997 GLOBALFOUNDRIES Inc Method and system for providing tapered shallow trench isolation structure profile
6066884, Mar 19 1999 Bell Semiconductor, LLC Schottky diode guard ring structures
6144538, Dec 20 1999 United Microelectronics Corp. High voltage MOS transistor used in protection circuits
6165846, Mar 02 1999 IXYS Intl Limited Method of eliminating gate leakage in nitrogen annealed oxides
6245689, Sep 05 1996 MONTEREY RESEARCH, LLC Process for reliable ultrathin oxynitride formation
6277675, Oct 28 1999 United Microelectronics Corp Method of fabricating high voltage MOS device
6277757, Jun 01 1999 Winbond Electronics Corp. Methods to modify wet by dry etched via profile
6297108, Mar 10 2000 United Microelectronics Corp. Method of forming a high voltage MOS transistor on a semiconductor wafer
6306700, Aug 07 2000 United Microelectronics Corp. Method for forming high voltage devices compatible with low voltages devices on semiconductor substrate
6326283, Mar 07 2000 NEXPERIA B V Trench-diffusion corner rounding in a shallow-trench (STI) process
6353247, Apr 15 2000 BUFFALO PATENTS, LLC High voltage electrostatic discharge protection circuit
6388292, Sep 16 1997 Winbond Electronics Corporation Distributed MOSFET structure with enclosed gate for improved transistor size/layout area ratio and uniform ESD triggering
6400003, Feb 12 1998 Koninklijke Philips Electronics N V High voltage MOSFET with geometrical depletion layer enhancement
6424005, Dec 03 1998 Texas Instruments Incorporated LDMOS power device with oversized dwell
6514830, Mar 22 2000 MONTEREY RESEARCH, LLC Method of manufacturing high voltage transistor with modified field implant mask
6521538, Feb 28 2000 Denso Corporation Method of forming a trench with a rounded bottom in a semiconductor device
6593621, Aug 23 2001 Micrel, Inc. LDMOS field effect transistor with improved ruggedness in narrow curved areas
6614089, Jun 29 2000 Kabushiki Kaisha Toshiba Field effect transistor
6713794, Jul 04 2000 Kabushiki Kaisha Toshiba Lateral semiconductor device
6762098, Oct 06 2000 General Semiconductor, Inc. Trench DMOS transistor with embedded trench schottky rectifier
6764890, Jan 29 2003 MONTEREY RESEARCH, LLC Method of adjusting the threshold voltage of a mosfet
6784060, Oct 29 2002 MAGNACHIP SEMICONDUCTOR LTD Method for fabricating high voltage and low voltage transistors
6784490, Sep 24 1999 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD High-voltage MOS transistor
6819184, Nov 06 2002 Macom Technology Solutions Holdings, Inc RF transistor amplifier linearity using suppressed third order transconductance
6822296, Oct 02 2002 TOPRO Technology, Inc. Complementary metal oxide semiconductor structure for battery protection circuit and battery protection circuit having the same
6825531, Jul 11 2003 Microchip Technology Incorporated Lateral DMOS transistor with a self-aligned drain region
6846729, Oct 01 2001 SILICONIX TECHNOLOGY C V Process for counter doping N-type silicon in Schottky device Ti silicide barrier
6855581, Dec 26 2001 Electronics and Telecommunications Research Institute Method for fabricating a high-voltage high-power integrated circuit device
6869848, Jun 05 2003 SK HYNIX INC Method of manufacturing flash memory device
6873011, Feb 24 2004 FAIRCHILD TAIWAN CORPORATION High voltage and low on-resistance LDMOS transistor having equalized capacitance
6894349, Jun 08 2001 INTERSIL AMERICAS LLC Lateral DMOS structure with lateral extension structure for reduced charge trapping in gate oxide
6958515, Dec 31 2000 Texas Instruments Incorporated N-channel LDMOS with buried p-type region to prevent parasitic bipolar effects
7015116, Sep 20 2002 Integrated Device Technology, Inc. Stress-relieved shallow trench isolation (STI) structure and method for forming the same
7023050, Jul 11 2003 Super junction / resurf LDMOST (SJR-LDMOST)
7037788, May 30 2000 Denso Corporation Manufacturing method of semiconductor device
7075575, Nov 06 2000 Isetex, Inc. Gated vertical punch through device used as a high performance charge detection amplifier
7091079, Nov 11 2004 United Microelectronics Corp. Method of forming devices having three different operation voltages
7148540, Jun 28 2004 Bell Semiconductor, LLC Graded conductive structure for use in a metal-oxide-semiconductor device
7214591, Jun 07 2004 United Microelectronics Corp. Method of fabricating high-voltage MOS device
7309636, Nov 07 2005 United Microelectronics Corp. High-voltage metal-oxide-semiconductor device and method of manufacturing the same
7323740, Jun 20 2003 Samsung Electronics Co., Ltd Single chip data processing device with embedded nonvolatile memory and method thereof
7358567, Jun 07 2004 United Microelectronics Corp. High-voltage MOS device and fabrication thereof
7427552, Dec 05 2005 Semiconductor Manufacturing International (Shanghai) Corporation Method for fabricating isolation structures for flash memory semiconductor devices
7808223, May 08 2007 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Transistor with spatially integrated schottky diode
20030022460,
20040018698,
20040070050,
20050227448,
20050258496,
20050285188,
20060035437,
20060261407,
20060270134,
20060270171,
20070041227,
20070082440,
20070132033,
20070273001,
20080160697,
20080160706,
20080185629,
20080296655,
20090108348,
20090111252,
20090159966,
20090278208,
20090294865,
20100006937,
20100032758,
20100096702,
20100148250,
20100213517,
20110057263,
20110079849,
//////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Oct 17 2011CHEN, CHUN-WEIUnited Microelectronics CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0274730648 pdf
Oct 17 2011LIN, AN-HUNGUnited Microelectronics CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0274730648 pdf
Oct 17 2011LIN, HONG-ZEUnited Microelectronics CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0274730648 pdf
Oct 17 2011CHOU, KUN-YIUnited Microelectronics CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0274730648 pdf
Dec 28 2011JIAN, MING-YONGUnited Microelectronics CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0274730648 pdf
Dec 28 2011YAN, TING-ZHOUUnited Microelectronics CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0274730648 pdf
Dec 28 2011LIAO, WEI-SHANUnited Microelectronics CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0274730648 pdf
Dec 28 2011HUANG, BO-JUIUnited Microelectronics CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0274730648 pdf
Jan 02 2012United Microelectronics Corp.(assignment on the face of the patent)
Jun 18 2021United Microelectronics CorporationMarlin Semiconductor LimitedASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0569910292 pdf
Date Maintenance Fee Events
Apr 07 2017M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Mar 05 2021M1552: Payment of Maintenance Fee, 8th Year, Large Entity.


Date Maintenance Schedule
Nov 19 20164 years fee payment window open
May 19 20176 months grace period start (w surcharge)
Nov 19 2017patent expiry (for year 4)
Nov 19 20192 years to revive unintentionally abandoned end. (for year 4)
Nov 19 20208 years fee payment window open
May 19 20216 months grace period start (w surcharge)
Nov 19 2021patent expiry (for year 8)
Nov 19 20232 years to revive unintentionally abandoned end. (for year 8)
Nov 19 202412 years fee payment window open
May 19 20256 months grace period start (w surcharge)
Nov 19 2025patent expiry (for year 12)
Nov 19 20272 years to revive unintentionally abandoned end. (for year 12)