A semiconductor structure includes a chip, a plurality of metal posts disposed in the chip and a buffer layer disposed on the chip. The chip includes a silicon-based layer having opposite first and second surfaces, and a build-up structure formed on the first surface of the silicon-based layer consisting of at least a metal layer and a low-k dielectric layer alternatively stacked on one another. Each of the metal posts is disposed in the silicon-based layer with one end thereof electrically connected with the metal layer while the other end is exposed from the second surface of the silicon-based layer. The buffer layer is disposed on the build-up structure. By positioning the low-k dielectric layer far from the second surface that is used for connecting to an external electronic component, the present invention reduces the overall thermal stress.

Patent
   8603911
Priority
Mar 02 2011
Filed
May 11 2011
Issued
Dec 10 2013
Expiry
May 11 2031
Assg.orig
Entity
Large
1
40
window open
1. A semiconductor device, comprising:
a chip having a silicon-based layer with opposite first and second surfaces and a build-up structure formed directly on the first surface of the silicon-based layer, the build-up structure comprising a plurality of metal layers and a plurality of dielectric layers alternately stacked on one another, wherein all of the dielectric layers have a dielectric constant less than 3.9;
a top metal layer formed on and electrically connected to the build-up structure;
a plurality of metal posts disposed in the silicon-based layer, at least one of the metal posts having one end thereof electrically connected with the top metal layer and the other end exposed from the second surface of the silicon-based layer; and
a buffer layer formed on the build-up structure and the top metal layer.
8. A fabrication method of a semiconductor device, comprising the steps of:
providing a chip having a silicon-based layer and a build-up structure, wherein the silicon-based layer has opposite first and second surfaces, and the build-up structure is disposed directly on the first surface and comprises a plurality of metal layers and a plurality of dielectric layers alternately stacked on one another, all of the dielectric layers have a dielectric constant less than 3.9, a top metal layer is formed on and electrically connected to the build-up structure, and a plurality of metal posts are disposed in the silicon-based layer and at least one of the metal posts has one end thereof electrically connected with the top metal layer;
forming a buffer layer on the build-up structure; and
removing a part of the chip from the second surface so as to expose the other end of each of the metal posts.
2. The semiconductor device of claim 1, further comprising a first insulating layer formed between the build-up structure and the buffer layer for covering the top metal layer and having a plurality of openings for the buffer layer to be formed on the top metal layer.
3. The semiconductor device of claim 1, wherein the buffer layer is made of silicone or other encapsulating materials.
4. The semiconductor device of claim 1, further comprising a plurality of conductive elements formed on the second surface of the silicon-based layer and electrically connected with the metal posts.
5. The semiconductor device of claim 4, further comprising a second insulating layer formed on the second surface of the silicon-based layer and having a plurality of openings for correspondingly exposing the conductive elements.
6. The semiconductor device of claim 4, further comprising a second insulating layer formed on the second surface of the silicon-based layer and having a plurality of openings for correspondingly exposing the metal posts, wherein the conductive elements each comprise a UBM layer formed on the metal posts exposed through the openings of the second insulating layer and surfaces of the second insulating layer around the exposed metal posts, and a plurality of metal bumps implanted on the UBM layer.
7. The semiconductor device of claim 4, further comprising a second insulating layer formed on the second surface of the silicon-based layer and having a plurality of openings, wherein the conductive elements each comprise a wiring layer with portions thereof correspondingly exposed from the openings of the second insulating layer, a UBM layer formed on the portions of the wiring layer exposed through the openings of the second insulating layer and surfaces of the second insulating layer around the exposed portions of the wiring layer, and a plurality of metal bumps implanted on the UBM layer.
9. The method of claim 8, further comprising the steps of forming a first insulating layer on the build-up structure and the top metal layer, the first insulating layer having a plurality of openings for correspondingly exposing a portions of the top metal layer; and forming the buffer layer on the first insulating layer and in the plurality of openings.
10. The method of claim 8, wherein the buffer layer is made of silicone or other encapsulating materials.
11. The method of claim 8, further comprising the step of forming a plurality of conductive elements on the second surface of the silicon-based layer, the conductive elements being electrically connected with the metal posts.
12. The method of claim 11, further comprising the step of forming a second insulating layer on the second surface, the second insulating layer having a plurality of openings for correspondingly exposing the conductive elements.
13. The method of claim 11, further comprising the step of forming a second insulating layer on the second surface, wherein the second insulating layer has a plurality of openings for correspondingly exposing the metal posts, and the conductive elements comprise a UBM layer formed on the metal posts exposed through the openings of the second insulating layer and surfaces of the second insulating layer around the exposed metal posts, and a plurality of metal bumps implanted on the UBM layer.
14. The method of claim 11, further comprising the step of forming a second insulating layer on the second surface, wherein the second insulating layer has a plurality of openings, and the conductive elements comprise a wiring layer with portions thereof correspondingly exposed from the openings of the second insulating layer, a UBM layer formed on the portions of the wiring layer exposed through the openings of the second insulating layer and surfaces of the second insulating layer around the exposed portions of the wiring layer, and a plurality of metal bumps implanted on the UBM layer.

This application claims under 35 U.S.C. §119(a) the benefit of Taiwanese Application No. 100106830, filed Mar. 2, 2011, the entire contents of which is incorporated herein by reference.

1. Field of the Invention

The present invention relates to semiconductor devices and fabrication methods thereof, and, more particularly, to a semiconductor device having a low-k dielectric layer and a fabrication method thereof.

2. Description of Related Art

Generally, flip-chip mounting involves electrically connecting an active surface of a chip (or other semiconductor structures) to one surface of a substrate through a plurality of metal bumps, and mounting a plurality of solder balls serving as I/O connections on the other surface of the substrate, as disclosed in U.S. Pat. No. 6,008,534, U.S. Pat. No. 6,225,704, and U.S. Pat. No. 6,372,544. The flip-chip mounting technology leads to a reduced size of the overall package structure, and also eliminates the need of bonding wires, thereby reducing the resistance, improving the electrical performance and avoiding signal distortions during transmission. Therefore, flip-chip mounting technology has currently become a popular technology for mounting chips to other electronic components.

Further, along with the miniaturization of electronic products, the minimum line width and pitch in a wafer process can reach 40 nm and even 28 nm. However, electromagnetic noise or inductive effects can easily occur in a fine-pitch semiconductor chip, thus adversely affecting the electrical performance of the semiconductor chip. Accordingly, after circuit layout of the chip is completed, a low-k dielectric layer, which typically has a dielectric constant k less than 3.9, is formed to cover the chip so as to improve the electrical performance and address the above-described problems of electromagnetic noise or inductive effects.

However, the low-k dielectric layer has a high coefficient of thermal expansion (CTE) and a low elastic modulus and is generally brittle. Therefore, it is more sensitive to thermal stress than other materials. Furthermore, due to a large difference between the coefficients of thermal expansion of the low-k dielectric layer and the chip material, high thermal stress can occur under heat, which can easily cause circuit or interface delamination or cracking.

Accordingly, Taiwan Patent No. I309464 proposes a solution to overcome the above-described problems. However, the proposed solution requires an additional carrier board such that the chip can be disposed in a cavity of the carrier board, thereby greatly increasing the overall fabrication cost and time.

Therefore, there is a need to provide a semiconductor structure and a fabrication method thereof that can avoid high thermal stress during flip-chip processing, thereby improving the product yield and reducing the fabrication cost and time.

Accordingly, the present invention provides a semiconductor device, which comprises: a chip having a silicon-based layer with opposite first and second surfaces and a build-up structure formed on the first surface of the silicon-based layer comprising at least a metal layer and a low-k dielectric layer alternately stacked on one another; a plurality of metal posts disposed in the silicon-based layer, each metal post having one end thereof electrically connected with the metal layer and the other end exposed from the second surface of the silicon-based layer; and a buffer layer formed on the build-up structure.

The above-described semiconductor device can further comprise a plurality of conductive elements disposed on the second surface of the silicon-based layer and electrically connected with the metal posts.

The above-described semiconductor device can further comprise a top metal layer formed between the build-up structure and the buffer layer and electrically connected to the metal layer.

The top metal layer can be further electrically connected to the metal posts.

The above-described semiconductor device can further comprise a first insulating layer formed between the build-up structure and the buffer layer for covering the top metal layer, the first insulating layer having a plurality of openings for correspondingly exposing the top metal layer.

In the above-described semiconductor device, the buffer layer can be made of silicone or other encapsulating materials, and the low-k dielectric layer can have a dielectric constant less than 3.9.

The above-described device can further comprise a second insulating layer disposed on the second surface of the silicon-based layer and having a plurality of openings for correspondingly exposing the conductive elements.

The above-described structure can further comprise a second insulating layer formed on the second surface of the silicon-based layer and having a plurality of openings for correspondingly exposing the metal posts, wherein the conductive elements comprise a UBM (under bump metallurgy) layer formed on the metal posts exposed through the openings of the second insulating layer and surfaces of the second insulating layer around the exposed metal posts, and a plurality of metal bumps implanted on the UBM layer.

The above-described structure can further comprise a second insulating layer formed on the second surface of the silicon-based layer and having a plurality of openings, wherein the conductive elements comprise a wiring layer with portions thereof correspondingly exposed from the openings of the second insulating layer, a UBM layer formed on the portions of the wiring layer exposed through the openings of the second insulating layer and surfaces of the second insulating layer around the exposed portions of the wiring layer, and a plurality of metal bumps implanted on the UBM layer.

The present invention further provides a fabrication method of a semiconductor structure, which comprises the steps of: providing a chip having a silicon-based layer and a build-up device, wherein the silicon-based layer has opposite first and second surfaces, and the build-up structure is disposed on the first surface and comprises at least a metal layer and a low-k dielectric layer alternately stacked on one another, a plurality of metal posts being disposed in the silicon-based layer and each having one end thereof electrically connected with the metal layer; forming a buffer layer on the build-up structure; and removing a part of the chip from the second surface so as to expose the other end of each of the metal posts.

The above-described method can further comprise the step of forming a plurality of conductive elements on the second surface of the silicon-based layer, the conductive elements being electrically connected with the metal posts.

In the above-described method, the chip can further comprise a top metal layer formed on the build-up structure and electrically connected to the metal layer. Alternatively, the method can further comprise forming a top metal layer on the build-up structure and electrically connecting the top metal layer and the metal layer, and forming a buffer layer on the top metal layer.

In the above-described method, the top metal layer can be further electrically connected to the metal posts.

The method can further comprise the steps of: forming a first insulating layer on the build-up structure and the top metal layer, the first insulating layer having a plurality of openings for correspondingly exposing the top metal layer; and forming the buffer layer on the first insulating layer.

In the above-described method, the buffer layer can be made of silicone or other encapsulating materials, and the low-k dielectric layer can have a dielectric constant less than 3.9.

The method can further comprise the step of forming a second insulating layer on the second surface, the second insulating layer having a plurality of openings for correspondingly exposing the conductive elements.

The method can further comprise the step of forming a second insulating layer on the second surface, wherein the second insulating layer has a plurality of openings for correspondingly exposing the metal posts, and the conductive elements comprise a UBM layer formed on the metal posts exposed through the openings of the second insulating layer and surfaces of the second insulating layer around the exposed metal posts, and a plurality of metal implanted disposed on the UBM layer.

The method can further comprise the step of forming a second insulating layer on the second surface, wherein the second insulating layer has a plurality of openings, and the conductive elements comprise a wiring layer with portions thereof correspondingly exposed from the openings of the second insulating layer, a UBM layer formed on the portions of the wiring layer exposed through the openings of the second insulating layer and surfaces of the second insulating layer around the exposed portions of the wiring layer, and a plurality of metal bumps implanted on the UBM layer.

Since the low-k dielectric layer of the semiconductor device of the present invention is disposed far from the flip-chip mounting surface of the semiconductor structure, the present invention avoids the generation of high thermal stress during the flip-chip process due to mismatch of the coefficients of thermal expansion of the low-k dielectric layer and an adjacent material, thereby avoiding circuit or interface delamination or cracking. Further, the buffer layer covering the low-k dielectric layer can protect the low-k dielectric layer against damage caused by external influences. Furthermore, the semiconductor structure eliminates the need of a carrier board as in the prior art, thereby reducing the fabrication cost. In addition, the present invention allows the fabrication processes to be performed at the wafer level so as to save fabrication time and cost.

FIGS. 1A to 1F are cross-sectional views showing a semiconductor device and a fabrication method thereof according to the present invention, wherein FIG. 1D′ shows another embodiment of FIG. 1D, and FIG. 1F′ shows another embodiment of FIG. 1F.

The following illustrative embodiments are provided to illustrate the disclosure of the present invention and its advantages, these and other advantages and effects being apparent to those in the art after reading this specification.

It should be noted that the drawings are not intended to limit the present invention. Various modifications and variations can be made without departing from the spirit of the present invention. Further, terms such as “one”, “above”, etc. are merely for illustrative purposes and should not be construed to limit the scope of the present invention.

FIGS. 1A to 1F are cross-sectional views showing a semiconductor device and a fabrication method thereof according to the present invention, wherein 1D′ and 1F′ show other embodiments of 1D and 1F, respectively.

Referring to FIG. 1A, a chip 1 is provided, which has a silicon-based layer 10 having opposite first and second surfaces 10a, 10b, and a build-up structure 11 formed on the first surface 10a of the silicon-based layer 10 comprising at least a metal layer 111 and a low-k dielectric layer 112 alternately stacked on one another. Further, a plurality of metal posts 12 are disposed in the silicon-based layer 10, and each of the metal posts has one end electrically connected with the metal layer 111. For simplicity, only one metal post 12 is shown in the drawing. Furthermore, a top metal layer 13 is formed on the build-up structure 11 and electrically connected to the metal posts 12 and the metal layer 111, and a first insulating layer 14 is formed on the build-up structure 11 and the top metal layer 13. In other embodiments, the metal posts 12 can electrically connect with any one of the metal layers 111 of the build-up structure 11. The low-k dielectric layer 112 is made of a low-k material. A reduced dielectric constant helps to reduce leakage current of integrated circuits, decrease capacitive effects between conductive wires, and reduce heat generation by integrated circuits. The low-k dielectric layer 112 generally has a dielectric constant k less than 3.9.

Referring to FIG. 1B, a plurality of openings 140 is formed in the first insulating layer 14 so as to correspondingly expose the top metal layer 13. Further, a buffer layer 15, made of, for example, silicone or other encapsulating materials, is formed on the top metal layer 13 and the first insulating layer 14.

Referring to FIG. 1C, a part of the chip 1 is removed from the second surface 10b through, for example, grinding so as to expose the other end of each of the metal posts 12.

Referring to FIG. 1D, an RDL (redistribution layer) process is performed such that a wiring layer 16 is formed on the second surface 10b of the chip 10 and electrically connected to the metal posts 12. Furthermore, a second insulating layer 17 is formed on the second surface 10b and the wiring layer 16, and a plurality of openings 170 are formed in the second insulating layer 17 for correspondingly exposing portions of the wiring layer 16. Alternatively, as shown in FIG. 2D′, only the second insulating layer 17 is formed on the second surface 10b, and a plurality of openings 170 are formed in the second insulating layer 17 for correspondingly exposing the metal posts 12.

Referring to FIG. 1E, a UBM (under bump metallurgy) layer 18 is formed on the portions of the wiring layer 16 exposed through the openings 170 of the second insulating layer 17 and surfaces of the second insulating layer 17 around the exposed portions of the wiring layer 16.

Referring to FIG. 1F, a plurality of metal bumps 19 are implanted on the UBM layer 18 such that the metal bumps 19 in combination with the UBM layer 18 and the wiring layer 16 constitute a plurality of conductive elements 20. Thereafter, the structure can be singulated into a plurality of units (not shown).

In another embodiment, as shown in FIG. 1F′, the buffer layer 15 can be directly formed on the build-up structure 11 and the top metal layer 13 without formation of the first insulating layer 14.

The present invention further discloses a semiconductor device, which comprises: a chip 1 having a silicon-based layer 10 with opposite first and second surfaces 10a, 10b, and a build-up structure 11 formed on the silicon-based layer 10 and comprising at least a metal layer 111 and a low-k dielectric layer 112 alternately stacked on one another; a plurality of metal posts 12 disposed on the silicon-based layer 10 and each having one end electrically connected with the metal layer 111 and the other end exposed from the second surface 10b of the silicon-based layer 10; and a buffer layer 15 formed on the build-up structure 11.

The above-described semiconductor device can further comprise a plurality of conductive elements 20 disposed on the second surface 10b of the silicon-based layer 10 and electrically connected with the metal posts 12.

The above-described semiconductor device can further comprise a top metal layer 13 and a first insulating layer 14 formed between the build-up structure 11 and the buffer layer 15, wherein the top metal layer 13 is electrically connected to the metal posts 12 and the metal layer 111, and the first insulating layer 14 has a plurality of openings 140 for correspondingly exposing the top metal layer 13.

Further, the buffer layer 15 can be made of silicone or other encapsulating materials.

The above-described semiconductor device can further comprise a second insulating layer 17 formed on the second surface 10b of the silicon-based layer 10 and having a plurality of openings 170 for correspondingly exposing the conductive elements 20.

The above-described semiconductor device can further comprise a second insulating layer 17 formed on the second surface 10b of the silicon-based layer 10 and having a plurality of openings 170 for correspondingly exposing the metal posts 12. The conductive elements 20 can comprise a UBM layer 18 formed on the metal posts 12 exposed through the openings 170 and surfaces of the second insulating layer 17 around the exposed metal posts 12, and a plurality of metal bumps 19 implanted on the UBM layer 18.

The above-described semiconductor device can further comprise a second insulating layer 17 formed on the second surface 10b of the silicon-based layer 10 and having a plurality of openings 170. The conductive elements 20 comprise a wiring layer 16, a UBM layer 18 and a plurality of metal bumps 19, wherein portions of the wiring layer 16 are correspondingly exposed through the openings 170, the UBM layer 18 is formed on the portions of the wiring layer 16 exposed through the openings 170 and surfaces of the second insulating layer 17 around the exposed portions of the wiring layer 16, and the metal bumps 19 are implanted on the UBM layer 18.

According to the present invention, since the metal posts connect the electrical contacts of the first surface (active surface) to the second surface (non-active surface) of the chip, the second surface of the chip can be used for electrically connecting an external electronic component such as a circuit board or a packaging substrate. Therefore, the low-k dielectric layer of the chip is positioned far from the metal bumps, the underfill material and the external electronic component. As such, the present invention avoids the generation of high thermal stress during a flip-chip process caused by a mismatch of the coefficients of thermal expansion of the low-k dielectric layer and adjacent material, thereby avoiding circuit or interface delamination or cracking. Further, the buffer layer covering the low-k dielectric layer can protect the low-k dielectric layer against damage caused by external influences. Furthermore, the semiconductor device eliminates the need of a carrier board required in the prior art, thereby reducing the fabrication cost. In addition, the present invention allows the fabrication processes to be performed at the wafer level so as to save fabrication time and cost.

The above-described descriptions of the detailed embodiments are provided to illustrate the preferred implementation according to the present invention, and are not intended to limit the scope of the present invention. Accordingly, many modifications and variations completed by those with ordinary skill in the art will fall within the scope of the present invention as defined by the appended claims.

Wang, Yen-Ping, Huang, Hui-Min, Lee, Chien-Wei, Lin, Chun-Tang

Patent Priority Assignee Title
9559002, Jul 21 2014 Samsung Electronics Co., Ltd.; SAMSUNG ELECTRONICS CO , LTD Methods of fabricating semiconductor devices with blocking layer patterns
Patent Priority Assignee Title
6008534, Jan 14 1998 Invensas Corporation Integrated circuit package having signal traces interposed between power and ground conductors in order to form stripline transmission lines
6181569, Jun 07 1999 Low cost chip size package and method of fabricating the same
6225704, Feb 12 1999 Shin-Etsu Chemical Co., Ltd. Flip-chip type semiconductor device
6372544, Jun 23 2000 GLOBALFOUNDRIES Inc Method to reduce occurrences of fillet cracking in flip-chip underfill
6707157, Jun 28 2001 Fujitsu Semiconductor Limited Three dimensional semiconductor integrated circuit device having a piercing electrode
7352063, Jul 13 2004 LAPIS SEMICONDUCTOR CO , LTD Semiconductor structure that includes a cooling structure formed on a semiconductor surface and method of manufacturing the same
7459393, Mar 31 2003 Round Rock Research, LLC Method for fabricating semiconductor components with thinned substrate, circuit side contacts, conductive vias and backside contacts
7514786, Jan 21 2005 Phoenix Precision Technology Corporation Semiconductor chip electrical connection structure
7838997, Jun 14 2005 CUFER ASSET LTD L L C Remote chip attachment
7919835, Dec 17 2007 Kabushiki Kaisha Toshiba Semiconductor device and method for manufacturing the same
8018052, Jun 29 2007 STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD Integrated circuit package system with side substrate having a top layer
20010005046,
20020027293,
20020030273,
20030199159,
20050048698,
20050101040,
20050221601,
20050233581,
20060121690,
20060131728,
20080157358,
20080206990,
20090152602,
20090321796,
20100072579,
20100155937,
20100164062,
20100164117,
20100178761,
20100193954,
20100244218,
20100301474,
20100301484,
20110037169,
20120018876,
20120018881,
20120018882,
20120056316,
TW309464,
/////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Feb 24 2011HUANG, HUI-MINSILICONWARE PRECISION INDUSTRIES CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0262610118 pdf
Feb 24 2011LIN, CHUN-TANGSILICONWARE PRECISION INDUSTRIES CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0262610118 pdf
Feb 24 2011LEE, CHIEN-WEI SILICONWARE PRECISION INDUSTRIES CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0262610118 pdf
Feb 24 2011WANG, YEN-PINGSILICONWARE PRECISION INDUSTRIES CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0262610118 pdf
May 11 2011Siliconware Precision Industries Co., Ltd.(assignment on the face of the patent)
Date Maintenance Fee Events
Jun 12 2017M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Jun 08 2021M1552: Payment of Maintenance Fee, 8th Year, Large Entity.


Date Maintenance Schedule
Dec 10 20164 years fee payment window open
Jun 10 20176 months grace period start (w surcharge)
Dec 10 2017patent expiry (for year 4)
Dec 10 20192 years to revive unintentionally abandoned end. (for year 4)
Dec 10 20208 years fee payment window open
Jun 10 20216 months grace period start (w surcharge)
Dec 10 2021patent expiry (for year 8)
Dec 10 20232 years to revive unintentionally abandoned end. (for year 8)
Dec 10 202412 years fee payment window open
Jun 10 20256 months grace period start (w surcharge)
Dec 10 2025patent expiry (for year 12)
Dec 10 20272 years to revive unintentionally abandoned end. (for year 12)