A method for manufacturing a CMOS image sensor includes: preparing a semiconductor substrate incorporating therein a p-type epitaxial layer by epitaxially growing up an upper portion of the semiconductor substrate; forming a pixel array in one predetermined location of the semiconductor substrate, the pixel array having a plurality of transistors and a photodiode therein, wherein each transistor employs a gate insulator with a thickness ranging from 40 Å to 90 Å; and forming a logic circuit in the other predetermined location of the semiconductor substrate, the logic circuit having at least one transistor, wherein the transistor employs a gate insulator with a thickness ranging from 5 Å to 40 Å.
|
7. A method of making a complementary metal-oxide semiconductor (CMOS) image sensor, the method comprising:
growing an epitaxial layer on a surface of a substrate;
doping a first area of the substrate for forming mosfet transistors of a plurality of pixel sensors in a pixel array;
doping a second area of the substrate for forming mosfet transistors of a logic circuit;
depositing a field oxide in the epitaxial layer in a region around the first area to isolate the pixel array from the logic circuit;
depositing a first insulator layer over the first and second areas during a first deposition process;
removing the first insulator layer from the second area of the substrate, wherein said removing the first insulator layer from the second area includes:
applying a mask over the first insulating layer, wherein the mask comprises an opening exposing the first insulating layer in the second area; and
using a removal process to remove the exposed first insulating layer in the second area;
depositing a second insulator layer over the first and second areas during a second deposition process;
patterning the first and second insulator layers in the first area to form gates of the mosfet transistors in the pixel array; and
patterning the second insulator layer in the second area to form gates of the mosfet transistors of the logic circuit.
1. A method of making a complementary metal-oxide semiconductor (CMOS) image sensor, the method comprising:
doping regions in a substrate to form mosfet transistors in first and second areas of the substrate, wherein the mosfet transistors in the first area are used to form pixel sensors of a pixel array, and wherein the mosfet transistors in the second area are used to form a logic circuit;
forming a field oxide in a region around the first area to isolate the mosfet transistors in the first area from the mosfet transistors in the second area;
depositing a first insulating layer concurrently over both the first and second areas of the substrate;
removing the first insulating layer from the second area while leaving the first insulating layer over the first area intact;
depositing a second insulating layer concurrently over both the first and second areas of the substrate;
removing the second insulating layer from selected regions of the second area to form gates of the mosfet transistors in the logic circuit; and
removing both the first and second gate insulating layers from selected areas of the first area to form gates of the mosfet transistors of the pixel sensors, wherein the gate of each mosfet transistor in the first area has a thickness corresponding to a combined thickness of the first and second insulating layers, and wherein the gate of each mosfet transistor in the second area has a thickness that is less than a combined thickness of the first and second insulating layers.
11. A method for manufacturing a complementary metal-oxide semiconductor (CMOS) image sensor, the method comprising:
preparing a semiconductor substrate having a lightly-doped epitaxial layer, wherein the semiconductor substrate includes a pixel array area and a logic circuit area;
forming a plurality of doped regions in the lightly-doped epitaxial layer of the pixel array area to fabricate a plurality of pixel sensors grouped with one another in the pixel array area, wherein each pixel sensor of the plurality of pixel sensors comprises a photodiode and one or more mosfet transistors selected from a group including a transfer transistor, a reset transistor, a drive transistor, and a select transistor;
forming a plurality of doped regions in the lightly-doped epitaxial layer of the logic circuit area to fabricate a plurality of mosfet transistors in the logic circuit area;
forming a field oxide in a region around the pixel array area to physically separate and isolate the plurality of pixel sensors in the pixel array area from the plurality of mosfet transistors in the logic circuit area;
depositing a first gate insulating layer concurrently over both the pixel array area and the logic circuit area;
forming a mask over the first gate insulating layer in the pixel array area, wherein the mask leaves the first gate insulating layer in the logic circuit area exposed;
removing the first gate insulating layer from the logic circuit area while leaving the first gate insulating layer in the pixel array area intact;
removing the mask from the pixel array area;
depositing a second gate insulating layer over both the pixel array area and the logic circuit area;
removing the second gate insulating layer from selected areas of the logic circuit area to leave gate areas available for use in completing fabrication of the plurality of mosfet transistors in the logic circuit area, wherein the gate area for each of the plurality of mosfet transistors in the logic circuit area has a generally same thickness as the first gate insulating layer; and
removing both the first and second gate insulating layers from selected areas of the pixel array area to leave gate areas formed by the first and second gate insulating layers available for use in completing fabrication of the mosfet transistors of the pixel array, wherein the thickness of the gate insulating layer of each mosfet in the pixel array area has a generally same thickness as a combined thickness of the first gate insulating layer and the second gate insulating layer.
2. The method of
applying a mask over the first insulating layer, wherein the mask includes an opening exposing the first insulating layer in the second area; and
using a removal process to remove the exposed first insulating layer in the second area.
3. The method of
4. The method of
5. The method of
6. The method of
8. The method of
9. The method of
10. The method of
12. The method of
13. The method of
14. The method of
15. The method of
16. The method of
17. The method of
18. The method of
19. The method of
|
The present application is a Division of U.S. application Ser. No. 12/723,409, filed Mar. 12, 2010, which is a Continuation of U.S. application Ser. No. 11/657,908, filed Jan. 24, 2007, now U.S. Pat. No. 7,691,663, which is a Continuation-In-Part of U.S. application Ser. No. 10/731,853, filed Dec. 8, 2003, which claims priority to Korean Application No. 10-2003-0027810, filed Apr. 30, 2003.
The present invention relates to a method for manufacturing a semiconductor device; and, more particularly, to a method for manufacturing a complementary metal oxide semiconductor (CMOS) image sensor having a double gate insulator in a pixel array with enhanced optical property and electrical property.
As is well known, a photodiode image sensor device is the most commonly used a device for detecting images. A typical photodiode image sensor device comprises a reset transistor and a light sensor region formed by a photodiode. For example, a photodiode is formed with an n-type doped region and a p-type substrate. When the photodiode image sensor is in operation, a voltage is applied to the reset transistor gate to turn on the reset transistor and to charge the N/P diode junction capacitor. The reset transistor is turned off when the charging of the N/P diode junction capacitor has reached a certain high voltage. The N/P diode generates a reverse bias to form a depletion region. When a light is projected on the N/P diode light sensor, electrons and holes are generated. These holes and electrons are separated by the electrical field of the depletion region, causing the electrons to travel in the direction of the N-type doped region to lower the voltage of the N-type doped region, whereas the holes travel in the direction of the P-type substrate.
A charge coupled device (CCD) image sensor has a high dynamic range and a low dark current. The sophistication of the current technology of the CCD image sensor allows the CCD image sensor to become the most popular image sensing device. The manufacturing for the CCD image sensor is, however, rather special. The price of the CCD image sensor is therefore very high. Moreover, the driver requires a high voltage operation, leading to problems of high power dissipation and inability of random access of memory.
Meanwhile, a complementary metal oxide semiconductor (CMOS) image sensor has the characteristics of high quantum efficiency, low read noise, high dynamic range and random access. The CMOS image sensor can combine with other control circuit, A/D converter and several signal processing circuits on a single wafer to achieve the so-called system on a chip (SOC). The progress of the technology of a CMOS image sensor, therefore, greatly reduces the cost of an image sensor device, the picture size and the power of dissipation. The CMOS image sensor is therefore recently replacing the CCD image sensor.
Referring to
In the pixel array 101, a p-well 114 is formed in a predetermined location of the p-type epitaxial layer 112 of the pixel array 101, where a drive transistor (Dx) and a select transistor (Sx) are formed in a post fabrication process. In the other predetermined location of the p-type epitaxial layer 112 in the pixel array 101, there is formed a buried photodiode (BPD), where a transfer transistor (Tx) and a reset transistor (Rx) are formed by a post fabrication process. Herein, the BPD has a PN junction of a deep n-type diffusion layer (DEEP N−) and a shallow p-type diffusion layer) (P0), wherein the p-type diffusion layer (P0) is formed on the deep n-type diffusion layer (DEEP N−) by using a method such as an ion-implantation technique or the like.
One side of a gate electrode 116A of the transfer transistor (Tx) is connected to the BPD and the other side is connected to a floating diffusion region (FD), wherein the gate electrode 116A of the transfer transistor (Tx) is formed on a gate insulator 134.
In addition, one side of a gate electrode 116B of the reset transistor (Rx) is connected to the floating diffusion region (FD) and the other is connected to a power supply voltage (VDD), wherein the gate electrode 116B of the reset transistor (Rx) is formed on the gate insulator 134.
The drive transistor (Dx) and the select transistor (Sx) have each n-type lightly doped drains (N-LDD) 118 in source/drain regions 120 by ion-implanting p-type atoms into the p-well 114, while the reset transistor (Rx) and transfer transistor (Tx) have no N-LDDs therebetween. One of the source/drain regions 120 of the select transistor (Sx) plays a role as an output. A gate electrode 116C of the drive transistor (Dx) is connected to the floating diffusion region (FD). Herein, each gate insulator 134 employs a single layer in the conventional CMOS image sensor. A reference numeral 138 which is not illustrated above is sidewall spacers.
In the logic circuit 102, there is a p-well 122 for forming an n-MOSFET (n-type metal-oxide-silicon field effect transistor) 150 and an n-well 124 for forming a p-MOSFET 152, wherein the p-well 122 and the n-well 124 are disposed side by side in the p-type epitaxial layer 112. The n-MOSFET 150 has source/drain regions 126 with N-LDDs 128 by ion-implanting p-type atoms into the p-well 122 and the p-MOSFET 152 has source/drain regions 130 with P-LDDs 132 by ion-implanting n-type atoms into the n-well 124.
The conventional CMOS image sensor 100 having the single gate insulator 134 in the pixel array 101 may be applicable to device scale beyond 0.35 μm without lowering a photosensitivity and an electrical property.
However, since the conventional CMOS image sensor 100 has the single gate insulator 134 in both the pixel array 101 and the logic circuit 102 so that it is very difficult to secure desired optical property such as photosensitivity and electrical property simultaneously, the conventional CMOS image sensor 100 can be hardly applicable to the device scale less than 0.25 μm using a deep submicron technology.
It is, therefore, an object of the present invention to provide a complementary metal oxide semiconductor (CMOS) image sensor with enhanced optical property and electrical property by employing a double gate insulator in a pixel array and a single gate insulator in a logic circuit.
It is another object of the present invention to provide a method for manufacturing a CMOS image sensor with enhanced optical property and electrical property by employing a double gate insulator in a pixel array and a single gate insulator in a logic circuit.
In accordance with one aspect of the present invention, there is provided a complementary metal oxide semiconductor (CMOS) image sensor, including: a semiconductor substrate incorporating therein a p-type epitaxial layer formed by epitaxially growing up an upper portion of the semiconductor substrate; a pixel array formed in one predetermined location of a semiconductor substrate, having a plurality of transistors and active areas therein; and a logic circuit formed in the other predetermined location of the semiconductor substrate having active areas and at least one transistor for processing a signal from the pixel array, wherein a gate insulator of each transistor in the pixel array is thicker than a gate insulator of the transistor in the logic circuit.
In accordance with another aspect of the present invention, there is provided a method for manufacturing a CMOS image sensor, the method including the steps of: a) preparing a semiconductor substrate incorporating therein a p-type epitaxial layer, wherein the semiconductor substrate is divided into two parts of which one part is defined as a pixel array and the other part is defined as a logic circuit, the pixel array being isolated from the logic circuit by means of a field oxide region therebetween; b) forming a first gate insulator on a top face of the p-type epitaxial layer; c) forming a mask on a top face of the first gate insulator in the pixel array; d) removing the first gate insulator in the logic circuit by using the mask; e) removing the mask in the pixel array; f) forming the second gate insulator on the top face of the first gate insulator in the pixel array and a top face of the p-type epitaxial layer in the logic circuit; g) forming a photodiode and a plurality of transistors in the pixel array and at least one transistor in the logic circuit for processing a signal from the pixel array.
The above and other objects and features of the present invention will become apparent from the following description of the preferred embodiments given in conjunction with the accompanying drawings, in which:
There are provided in
Referring to
In the pixel array 201, a p-well 214 is formed in a predetermined location of the p-type epitaxial layer 212 in the pixel array 201, where a drive transistor (Dx) and a select transistor (Sx) are formed in a post fabrication process. In the other predetermined location of the p-type epitaxial layer 212 in the pixel array, there is formed a buried photodiode (BPD), where a transfer transistor (Tx) and a reset transistor (Rx) are formed by a post fabrication process. Herein, the BPD has a PN junction of a deep n-type diffusion layer (DEEP N−) and a shallow p-type diffusion layer) (P0), wherein the p-type diffusion layer (P0) is formed on the deep n-type diffusion layer (DEEP N−) by using a method such as an ion-implantation technique or the like.
One side of a gate electrode 216A of the transfer transistor (Tx) is connected to the BPD and the other side is connected to a floating diffusion region (FD), wherein the gate electrode 216A of the transfer transistor (Tx) is formed on a double gate insulator having a first and a second gate insulators 234A, 234B.
In addition, one side of a gate electrode 216B of the reset transistor (Rx) is connected to the floating diffusion region (FD) and the other side is connected to a power supply voltage (VDD), wherein the gate electrode 216B of the reset transistor (Rx) is also formed on the double gate insulator 234.
The drive transistor (Dx) and the select transistor (Sx) have each n-type lightly doped drains (N-LDD) 218 in source/drain regions 220 by ion-implanting p-type atoms into the p-well 214, while the reset transistor (Rx) and transfer transistor (Tx) have no N-LDDs therein. One of the source/drain regions 220 of the select transistor (Sx) plays a role as an output. A gate electrode 216C of the drive transistor (Dx) is connected to the floating diffusion region (FD).
In the inventive CMOS image sensor 200, each transistor in the pixel array 201 has a gate structure of a double gate insulator 234. In detail, the first gate insulator 234A is formed on the p-type epitaxial layer 212 and the second gate insulator 234B is formed on the first gate insulator 234A. Herein, a thickness of the double gate insulator 234 is preferably in range of about 40 Å to about 90 Å.
In the logic circuit 202, there is a p-well 222 for forming an n-MOSFET (n-type metal-oxide-silicon field effect transistor) 250 and an n-well 224 for forming a p-MOSFET 252, wherein the p-well 222 and the n-well 224 are disposed side by side in the p-type epitaxial layer 212. The n-MOSFET 250 has source/drain regions 226 with N-LDDs 228 by ion-implanting p-type atoms into the p-well 222 and the p-MOSFET 252 has source/drain regions 230 with P-LDDs 232 by ion-implanting n-type atoms into the n-well 224.
Unlike the gate structure of each transistor in the pixel array 201, each transistor in the logic circuit 202 has a single gate insulator, i.e., the second gate insulator 234B. The thickness of the single gate insulator is in the range of about 5 Å to about 40 Å.
Referring to
In
Thereafter, a field oxide (FOX) region is formed in a predetermined location of the p-type epitaxial layer 212 disposed between the pixel array 201 and the logic circuit 202 by using a method such as a shallow trench isolation (STI) process or the like, for isolating the pixel array from the logic circuit. Then, a first p-well 214 is formed in the p-type epitaxial layer 212 of the pixel array 201 by using a method such as an ion-implantation process or the like. In the logic circuit 202, there is formed a second p-well 222 and an n-well 224 by using a similar method for forming the first p-well 214.
Subsequently, a first gate insulator 234A is formed on a top face of the p-type epitaxial layer 212, wherein the first gate insulator 234A can employ silicon oxide (SiO2) by thermally oxidizing the p-type epitaxial layer 212.
In an ensuing step, referring to
In a next step, referring to
Finally, referring to
As aforementioned already, the inventive CMOS image sensor 200 employs the double gate insulator 234 in the pixel array 201 compared with the conventional CMOS image sensor 100 employing a single gate insulator therein. Therefore, the inventive CMOS image sensor 200 has an advantage that it is possible to apply high operating voltage ranging from about 2.5 V to 3.3 V so as to secure sufficient saturated charges due to the thick double gate insulator 234 in the pixel array 201. In addition, it is also possible to secure an appropriate dynamic range because of the sufficient saturated charges.
Furthermore, it is possible to reduce the capacitance of the floating diffusion region (FD) by reducing the capacitance of the gate insulator 234 of the drive transistor (Dx) which is connected to the floating diffusion region (FD). In addition, an increase of an electron-voltage conversion gain results in improving a photosensitivity of the CMOS image sensor 200.
Meanwhile, there is employed a single gate insulator, i.e., the second gate insulator 234B, in the logic circuit 202 so that it is possible to apply low operating voltage less than 1.8 V, to thereby reducing power dissipation. Accordingly, the inventive CMOS image sensor 200 can be applicable to a portable manufactures such as a mobile phone, a digital camera or the like which requires high speed and high efficiency property.
While the present invention has been described with respect to the particular embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the scope of the invention as defined in the following claims.
Patent | Priority | Assignee | Title |
10075626, | Jul 26 2012 | DEPUY SYNTHES PRODUCTS, INC | Camera system with minimal area monolithic CMOS image sensor |
10206561, | Feb 28 2013 | DEPUY SYNTHES PRODUCTS, INC | Videostroboscopy of vocal cords with CMOS sensors |
10517469, | Mar 15 2013 | DEPUY SYNTHES PRODUCTS, INC | Image sensor synchronization without input clock and data transmission clock |
10517471, | May 12 2011 | DePuy Synthes Products, Inc. | Pixel array area optimization using stacking scheme for hybrid image sensor with minimal vertical interconnects |
10537234, | May 12 2011 | DePuy Synthes Products, Inc. | Image sensor with tolerance optimizing interconnects |
10701254, | Jul 26 2012 | DePuy Synthes Products, Inc. | Camera system with minimal area monolithic CMOS image sensor |
10709319, | May 12 2011 | DePuy Synthes Products, Inc.; DEPUY SYNTHES PRODUCTS, INC | System and method for sub-column parallel digitizers for hybrid stacked image sensor using vertical interconnects |
10750933, | Mar 15 2013 | DEPUY SYNTHES PRODUCTS, INC | Minimize image sensor I/O and conductor counts in endoscope applications |
10863894, | May 12 2011 | DePuy Synthes Products, Inc. | System and method for sub-column parallel digitizers for hybrid stacked image sensor using vertical interconnects |
10881272, | Mar 15 2013 | DePuy Synthes Products, Inc. | Minimize image sensor I/O and conductor counts in endoscope applications |
10980406, | Mar 15 2013 | DePuy Synthes Products, Inc. | Image sensor synchronization without input clock and data transmission clock |
11026565, | May 12 2011 | DePuy Synthes Products, Inc. | Image sensor for endoscopic use |
11089192, | Jul 26 2012 | DePuy Synthes Products, Inc. | Camera system with minimal area monolithic CMOS image sensor |
11109750, | May 12 2011 | DePuy Synthes Products, Inc. | Pixel array area optimization using stacking scheme for hybrid image sensor with minimal vertical interconnects |
11179029, | May 12 2011 | DePuy Synthes Products, Inc. | Image sensor with tolerance optimizing interconnects |
11253139, | Mar 15 2013 | DePuy Synthes Products, Inc. | Minimize image sensor I/O and conductor counts in endoscope applications |
11266305, | Feb 28 2013 | DePuy Synthes Products, Inc. | Videostroboscopy of vocal cords with CMOS sensors |
11344189, | Mar 15 2013 | DePuy Synthes Products, Inc. | Image sensor synchronization without input clock and data transmission clock |
11432715, | May 12 2011 | DePuy Synthes Products, Inc. | System and method for sub-column parallel digitizers for hybrid stacked image sensor using vertical interconnects |
11682682, | May 12 2011 | DePuy Synthes Products, Inc. | Pixel array area optimization using stacking scheme for hybrid image sensor with minimal vertical interconnects |
11766175, | Jul 26 2012 | DePuy Synthes Products, Inc. | Camera system with minimal area monolithic CMOS image sensor |
11848337, | May 12 2011 | DePuy Synthes Products, Inc. | Image sensor |
11903564, | Mar 15 2013 | DePuy Synthes Products, Inc. | Image sensor synchronization without input clock and data transmission clock |
11998166, | Feb 28 2013 | DePuy Synthes Products, Inc. | Videostroboscopy of vocal cords with CMOS sensors |
12100716, | May 12 2011 | DePuy Synthes Products, Inc. | Image sensor with tolerance optimizing interconnects |
12150620, | Mar 15 2013 | DePuy Synthes Products, Inc. | Minimize image sensor I/O and conductor counts in endoscope applications |
9343489, | May 12 2011 | DEPUY SYNTHES PRODUCTS, INC | Image sensor for endoscopic use |
9462234, | Jul 26 2012 | DEPUY SYNTHES PRODUCTS, INC | Camera system with minimal area monolithic CMOS image sensor |
9622650, | May 12 2011 | DEPUY SYNTHES PRODUCTS, INC | System and method for sub-column parallel digitizers for hybrid stacked image sensor using vertical interconnects |
9763566, | May 12 2011 | DEPUY SYNTHES PRODUCTS, INC | Pixel array area optimization using stacking scheme for hybrid image sensor with minimal vertical interconnects |
9860467, | Feb 25 2015 | Samsung Electronics Co., Ltd. | Image sensor having different substrate bias voltages |
9907459, | May 12 2011 | DEPUY SYNTHES PRODUCTS, INC | Image sensor with tolerance optimizing interconnects |
9953876, | Sep 30 2016 | GLOBALFOUNDRIES U S INC | Method of forming a semiconductor device structure and semiconductor device structure |
9980633, | May 12 2011 | DePuy Synthes Products, Inc. | Image sensor for endoscopic use |
Patent | Priority | Assignee | Title |
5134489, | Dec 28 1990 | RPX Corporation | X-Y addressable solid state imager for low noise operation |
5707487, | Jan 22 1991 | Kabushiki Kaisha Toshiba | Method of manufacturing semiconductor device |
5780858, | Feb 11 1994 | JOANI ACCESS LLC | Electromagnetic radiation imaging device using dual gate thin film transistors |
5804491, | Nov 08 1996 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Combined field/trench isolation region fabrication methods |
5962856, | Apr 28 1995 | Sunnybrook Hospital | Active matrix X-ray imaging array |
6146795, | Sep 02 1998 | MONTEREY RESEARCH, LLC | Method for manufacturing memory devices |
6169286, | Jul 31 1995 | IFIRE TECHNOLOGY INC | Method and apparatus for operating a dual gate TFT electromagnetic radiation imaging device |
6184055, | Feb 28 1998 | PHOTONIC IMAGING SOLUTIONS INC | CMOS image sensor with equivalent potential diode and method for fabricating the same |
6194258, | Jan 18 2000 | Taiwan Semiconductor Manufacturing Company | Method of forming an image sensor cell and a CMOS logic circuit device |
6333205, | Aug 16 1999 | Round Rock Research, LLC | CMOS imager with selectively silicided gates |
6362049, | Dec 04 1998 | MORGAN STANLEY SENIOR FUNDING | High yield performance semiconductor process flow for NAND flash memory products |
6642543, | Sep 26 2000 | BOARD OF TRUSTEES OF THE LELAND STANFORD JUNNIOR UNIVERSITY, THE | Thin and thick gate oxide transistors on a functional block of a CMOS circuit residing within the core of an IC chip |
20010012225, | |||
JP11224942, | |||
JP2001160620, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 18 2011 | Crosstek Capital, LLC | Intellectual Ventures II LLC | MERGER SEE DOCUMENT FOR DETAILS | 030712 | /0158 | |
Mar 20 2012 | Intellectual Ventures II LLC | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jun 23 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jun 10 2021 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Jan 14 2017 | 4 years fee payment window open |
Jul 14 2017 | 6 months grace period start (w surcharge) |
Jan 14 2018 | patent expiry (for year 4) |
Jan 14 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 14 2021 | 8 years fee payment window open |
Jul 14 2021 | 6 months grace period start (w surcharge) |
Jan 14 2022 | patent expiry (for year 8) |
Jan 14 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 14 2025 | 12 years fee payment window open |
Jul 14 2025 | 6 months grace period start (w surcharge) |
Jan 14 2026 | patent expiry (for year 12) |
Jan 14 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |