A reference current generating circuit with high current mirror accuracy is provided by low power supply voltage operation. The reference current generating circuit includes a cascode current mirror circuit 1 outputting mirror currents I1 and I2, and a reference current Iref, a current-voltage converter circuit 2 converting the mirror current I1 into a voltage V1, a current-voltage converter circuit 3 converting the mirror current I2 into a voltage V2, a differential amplifier 4 in which the voltage V1 is input to a first input terminal and the voltage V2 is input to a second input terminal, a voltage-current converter circuit 5 converting a voltage V3 output from the differential amplifier 4 into currents I3 and I4, and a current-voltage converter circuit 6 converting the current I3 into a voltage V4 which is output to a gate of a transistor in the cascode current mirror circuit.
|
1. A semiconductor circuit comprising:
a first current-voltage converter circuit comprising a first p-channel transistor; and
a cascode current mirror circuit comprising second to ninth p-channel transistors,
wherein gates of the first to fifth p-channel transistors and a drain of the first p-channel transistor are electrically connected to a third node,
wherein a drain of the second p-channel transistor and gates of the sixth to ninth p-channel transistors are electrically connected to a fourth node,
wherein a drain of the third p-channel transistor is electrically connected to a first node,
wherein a drain of the fourth p-channel transistor is electrically connected to a second node,
wherein a drain of the sixth p-channel transistor is electrically connected to a source of the second p-channel transistor,
wherein a drain of the seventh p-channel transistor is electrically connected to a source of the third p-channel transistor,
wherein a drain of the eighth p-channel transistor is electrically connected to a source of the fourth p-channel transistor,
wherein a drain of the ninth p-channel transistor is electrically connected to a source of the fifth p-channel transistor,
wherein a source of the first p-channel transistor and sources of the sixth to ninth p-channel transistors are electrically connected to a high power supply potential line,
wherein the first node is electrically connected to a first input terminal of a differential amplifier,
wherein the second node is electrically connected to a second input terminal of the differential amplifier,
wherein an output terminal of the differential amplifier is electrically connected to a gate of a tenth transistor and a gate of an eleventh transistor,
wherein a drain of the tenth transistor is electrically connected to the third node, and
wherein a drain of the eleventh transistor is electrically connected to the fourth node.
5. A semiconductor circuit comprising:
a first current-voltage converter circuit comprising a first p-channel transistor and a second p-channel transistor; and
a cascode current mirror circuit comprising third to tenth p-channel transistors,
wherein gates of the first to sixth p-channel transistors and a drain of the first p-channel transistor are electrically connected to a third node,
wherein a drain of the second p-channel transistor is electrically connected to a source of the first p-channel transistor,
wherein a drain of the third p-channel transistor and gates of the seventh to tenth p-channel transistors are electrically connected to a fourth node,
wherein a drain of the fourth p-channel transistor is electrically connected to a first node,
wherein a drain of the fifth p-channel transistor is electrically connected to a second node,
wherein a drain of the seventh p-channel transistor is electrically connected to a source of the third p-channel transistor,
wherein a drain of the eighth p-channel transistor is electrically connected to a source of the fourth p-channel transistor,
wherein a drain of the ninth p-channel transistor is electrically connected to a source of the fifth p-channel transistor,
wherein a drain of the tenth p-channel transistor is electrically connected to a source of the sixth p-channel transistor,
wherein a source of the second p-channel transistor and sources of the seventh to tenth p-channel transistors are electrically connected to a high power supply potential line,
wherein the first node is electrically connected to a first input terminal of a differential amplifier,
wherein the second node is electrically connected to a second input terminal of the differential amplifier,
wherein an output terminal of the differential amplifier is electrically connected to a gate of an eleventh transistor and a gate of a twelfth transistor,
wherein a drain of the eleventh transistor is electrically connected to the third node, and
wherein a drain of the twelfth transistor is electrically connected to the fourth node.
9. A semiconductor circuit comprising:
a first current-voltage converter circuit comprising a first p-channel transistor; and
a cascode current mirror circuit comprising second to ninth p-channel transistors,
wherein gates of the first to fifth p-channel transistors and a drain of the first p-channel transistor are electrically connected to a third node,
wherein a drain of the second p-channel transistor and gates of the sixth to ninth p-channel transistors are electrically connected to a fourth node,
wherein a drain of the third p-channel transistor is electrically connected to a first node,
wherein a drain of the fourth p-channel transistor is electrically connected to a second node,
wherein a drain of the sixth p-channel transistor is electrically connected to a source of the second p-channel transistor,
wherein a drain of the seventh p-channel transistor is electrically connected to a source of the third p-channel transistor,
wherein a drain of the eighth p-channel transistor is electrically connected to a source of the fourth p-channel transistor,
wherein a drain of the ninth p-channel transistor is electrically connected to a source of the fifth p-channel transistor,
wherein a source of the first p-channel transistor and sources of the sixth to ninth p-channel transistors are electrically connected to a high power supply potential line,
wherein the first node is electrically connected to a first input terminal of a second current-voltage converter circuit,
wherein the second node is electrically connected to a second input terminal of a third current-voltage converter circuit,
wherein a first output terminal of the second current-voltage converter circuit is electrically connected to a third input terminal of a differential amplifier,
wherein a second output terminal of the third current-voltage converter circuit is electrically connected to a fourth input terminal of the differential amplifier,
wherein a third output terminal of the differential amplifier is electrically connected to a fifth input terminal of a voltage-current converter circuit, and
wherein a fourth output terminal of the voltage-current converter circuit is electrically connected to the third node, and a fifth output terminal of the voltage-current converter circuit is electrically connected to the fourth node.
14. A semiconductor circuit comprising:
a first current-voltage converter circuit comprising a first p-channel transistor and a second p-channel transistor; and
a cascode current mirror circuit comprising third to tenth p-channel transistors,
wherein gates of the first to sixth p-channel transistors and a drain of the first p-channel transistor are electrically connected to a third node,
wherein a drain of the second p-channel transistor is electrically connected to a source of the first p-channel transistor,
wherein a drain of the third p-channel transistor and gates of the seventh to tenth p-channel transistors are electrically connected to a fourth node,
wherein a drain of the fourth p-channel transistor is electrically connected to a first node,
wherein a drain of the fifth p-channel transistor is electrically connected to a second node,
wherein a drain of the seventh p-channel transistor is electrically connected to a source of the third p-channel transistor,
wherein a drain of the eighth p-channel transistor is electrically connected to a source of the fourth p-channel transistor,
wherein a drain of the ninth p-channel transistor is electrically connected to a source of the fifth p-channel transistor,
wherein a drain of the tenth p-channel transistor is electrically connected to a source of the sixth p-channel transistor, and
wherein a source of the second p-channel transistor and sources of the seventh to tenth p-channel transistors are electrically connected to a high power supply potential line,
wherein the first node is electrically connected to a first input terminal of a second current-voltage converter circuit,
wherein the second node is electrically connected to a second input terminal of a third current-voltage converter circuit,
wherein a first output terminal of the second current-voltage converter circuit is electrically connected to a third input terminal of a differential amplifier,
wherein a second output terminal of the third current-voltage converter circuit is electrically connected to a fourth input terminal of the differential amplifier,
wherein a third output terminal of the differential amplifier is electrically connected to a fifth input terminal of a voltage-current converter circuit, and
wherein a fourth output terminal of the voltage-current converter circuit is electrically connected to the third node, and a fifth output terminal of the voltage-current converter circuit is electrically connected to the fourth node.
2. The semiconductor circuit according to
3. The semiconductor circuit according to
a fourth current-voltage converter circuit converting the reference current into a reference voltage.
4. The semiconductor circuit according to
a temperature detection circuit comprising:
a detection circuit detecting temperature using the reference current.
6. The semiconductor circuit according to
7. The semiconductor circuit according to
a second current-voltage converter circuit converting the reference current into a reference voltage.
8. The semiconductor circuit according to
a temperature detection circuit comprising:
a detection circuit detecting temperature using the reference current.
10. The semiconductor circuit according to
wherein the second current-voltage converter circuit is configured to receive a first mirror current from the first node of the cascode current mirror circuit and convert the first mirror current into a first voltage,
wherein the third current-voltage converter circuit is configured to receive a second mirror current from the second node of the cascode current mirror circuit and convert the second mirror current into a second voltage,
wherein the first voltage is input to the third input terminal of the differential amplifier and the second voltage is input to the fourth input terminal of the differential amplifier, the first voltage and the second voltage being converted into a third voltage by the differential amplifier,
wherein the voltage-current converter circuit is configured to receive the third voltage and convert the third voltage into a third current to output to the third node, and into a fourth current to output to the fourth node, and
wherein the first current-voltage converter circuit is configured to convert the third current into a fourth voltage to output to the cascode current mirror circuit.
11. The semiconductor circuit according to
12. The semiconductor circuit according to
a fourth current-voltage converter circuit converting the reference current into a reference voltage.
13. The semiconductor circuit according to
a temperature detection circuit comprising:
a detection circuit detecting temperature using the reference current.
15. The semiconductor circuit according to
wherein the second current-voltage converter circuit is configured to receive a first mirror current from the first node of the cascode current mirror circuit and convert the first mirror current into a first voltage,
wherein the third current-voltage converter circuit is configured to receive a second mirror current from the second node of the cascode current mirror circuit and convert the second mirror current into a second voltage,
wherein the first voltage is input to the third input terminal of the differential amplifier and the second voltage is input to a fourth input terminal of the differential amplifier, the first voltage and the second voltage being converted into a third voltage by the differential amplifier,
wherein the voltage-current converter circuit is configured to receive the third voltage and convert the third voltage into a third current to output to the third node, and into a fourth current to output to the fourth node, and
wherein the first current-voltage converter circuit is configured to convert the third current into a fourth voltage to output to the cascode current mirror circuit.
16. The semiconductor circuit according to
17. The semiconductor circuit according to
a fourth current-voltage converter circuit converting the reference current into a reference voltage.
18. The semiconductor circuit according to
a temperature detection circuit comprising:
a detection circuit detecting temperature using the reference current.
|
1. Field of the Invention
The present invention relates to a reference current generating circuit, and a reference voltage generating circuit and a temperature detection circuit using the reference current generating circuit. In particular, the present invention relates to a reference current generating circuit including a MOS transistor, and a reference voltage generating circuit and a temperature detection circuit using the reference current generating circuit.
2. Description of the Related Art
A variety of semiconductor devices requires a reference voltage for operating. As a circuit generating such a reference voltage, a band gap reference circuit is known. A band gap reference circuit can supply a voltage higher than or equal to the band gap of silicon (about 1.25 V) without depending on temperature. Note that the band gap reference circuit was incapable of supplying a voltage lower than the band gap as a reference voltage.
In contrast, a reference voltage generating circuit that can generate a reference voltage lower than the band gap with a low power supply voltage which is lower than the band gap is disclosed in Patent Document 1. The reference voltage generating circuit disclosed in Patent Document 1 generates a reference current with small dependence on temperature and generates a reference voltage by converting the reference current into a voltage in a current-voltage converter circuit constructed by using resistors alone.
The reference voltage generating circuit disclosed in Patent Document 1 includes two current-voltage converter circuits each including a diode (a diode-connected transistor) and a resistor, a differential amplifier, a current mirror circuit, and an output circuit including a resistor. The differential amplifier is provided for controlling two voltages generated by the two current-voltage converter circuits to be equal to each other. An output terminal of the differential amplifier is electrically connected to a gate of a p-channel transistor included in the current mirror circuit, whereby currents that are equal to each other are supplied to the current mirror circuit. Thus, a current obtained by a forward voltage of a diode having a negative temperature coefficient and a current obtained by a voltage difference between two diodes having a positive temperature coefficient are added, so that a reference current with a small temperature coefficient is generated. The reference current is output to the output circuit by using the current mirror circuit and converted into a reference voltage in the output circuit, so that the reference voltage is generated. Note that the current mirror circuit includes a plurality of p-channel transistors in which an output signal of the differential amplifier is input to respective gates.
Channel length modulation effect of a transistor included in an integrated circuit appears as the rules of process of the integrated circuit become fine. This leads directly to a decrease in the current mirror accuracy of the current mirror circuit included in the reference voltage generating circuit. In other words, because drains of the plurality of p-channel transistors included in the current mirror circuit are connected to different portions, the source-drain voltages (VDS) of the p-channel transistors are different from each other. Consequently, currents each generated between the respective sources and drains of the p-channel transistors are not equal and the current values of the p-channel transistors vary from each other. In addition, there is a problem in that the currents of the p-channel transistors change in response to the change in power supply voltages input to the sources of the plurality of p-channel transistors (i.e., a decrease in power supply rejection ratio).
This problem can be solved by using a cascode current mirror circuit as the current mirror circuit. Here, a typical cascode current mirror circuit is shown in
Further, a cascode current mirror circuit is known as a circuit which is capable of operating at a low power supply voltage lower than that of the current mirror circuit shown in
However, in the case where the cascode current mirror circuit shown in
In view of the above problem, an object of one embodiment of the present invention is to provide a reference current generating circuit including a cascode current mirror circuit with high current mirror accuracy by low power supply voltage operation. Further, an object of one embodiment of the present invention is to provide a reference voltage generating circuit or a temperature detection circuit using the reference current generating circuit.
One embodiment of the present invention is a reference current generating circuit including: a cascade current mirror circuit; a first current-voltage converter circuit converting a first mirror current which is output from the current mirror circuit and input to a first node into a first voltage; a second current-voltage converter circuit converting a second mirror current which is output from the current mirror circuit and input to a second node into a second voltage; a differential amplifier in which the first voltage is input to a first input terminal and the second voltage is input to a second input terminal; a voltage-current converter circuit converting a third voltage which is output from the differential amplifier into a third current to output to a third node, and converting the third voltage into a fourth current to output to a fourth node; and a third current-voltage converter circuit converting the third current into a fourth voltage to output to the third node. The third current-voltage converter circuit includes a first p-channel transistor. The current mirror circuit includes second to ninth p-channel transistors. Gates of the first to fifth p-channel transistors and a drain of the first p-channel transistor are electrically connected to the third node. A drain of the second p-channel transistor and gates of the sixth to ninth p-channel transistors are electrically connected to the fourth node. A drain of the third p-channel transistor is electrically connected to the first node. A drain of the fourth p-channel transistor is electrically connected to the second node. A drain of the sixth p-channel transistor is electrically connected to a source of the second p-channel transistor. A drain of the seventh p-channel transistor is electrically connected to a source of the third p-channel transistor. A drain of the eighth p-channel transistor is electrically connected to a source of the fourth p-channel transistor. A drain of the ninth p-channel transistor is electrically connected to a source of the fifth p-channel transistor. A source of the first p-channel transistor and sources of the sixth to ninth p-channel transistors are electrically connected to a high power supply potential line. A reference current is output from a drain of the fifth p-channel transistor.
Further, a reference voltage generating circuit including the above reference current generating circuit and a fourth current-voltage converter circuit converting the reference current into a reference voltage is one embodiment of the present invention.
Furthermore, a temperature detection circuit including the above reference current generating circuit and a detection circuit for detecting temperature using the reference current is one embodiment of the present invention.
A reference current generating circuit according to one embodiment of the present invention includes a current mirror circuit, which can have high current-mirror accuracy by operation at a low power supply voltage. For this reason, the reference current generating circuit with high accuracy and capable of low power supply voltage operation can be provided. Further, a reference voltage generating circuit or a temperature detection circuit according to one embodiment of the present invention generates a reference voltage using the reference current generating circuit. Consequently, a reference voltage generating circuit or a temperature detection circuit with high accuracy and capable of low power supply voltage operation can be provided.
Hereinafter, embodiments of the present invention will be described in detail with reference to the accompanying drawings. Note that the present invention is not limited to the description below, and it is easily understood by those skilled in the art that a variety of changes and modifications can be made without departing from the spirit and scope of the present invention. Therefore, the present invention should not be limited to the descriptions of the following embodiments.
<Structural Example of Reference Current Generating Circuit>
A gate of the p-channel transistor 60, gates of the p-channel transistors 10 to 13, and a drain of the p-channel transistor 60 are electrically connected to a node A to which the current I3 is output from the voltage-current converter circuit 5.
A drain of the p-channel transistor 10 and gates of the p-channel transistors 14 to 17 are electrically connected to a node B to which the current I4 is output from the voltage-current converter circuit 5.
A drain of the p-channel transistor 14 is electrically connected to a source of the p-channel transistor 10.
A drain of the p-channel transistor 15 is electrically connected to a source of the p-channel transistor 11.
A drain of the p-channel transistor 16 is electrically connected to a source of the p-channel transistor 12.
A drain of the p-channel transistor 17 is electrically connected to a source of the p-channel transistor 13.
A source Of the p-channel transistor 60 and sources of the p-channel transistors 14 to 17 are electrically connected to a wiring for supplying a high power supply potential (VDD) (also referred to as a high power supply potential line).
Further, a drain of the p-channel transistor 11, a drain of the p-channel transistor 12, and a drain of the p-channel transistor 13 function as a terminal outputting the mirror current I1, a terminal outputting the mirror current I2, and a terminal outputting the reference current Iref respectively.
Specifically, the currents I1 and I2 having a small temperature coefficient can be generated in the current mirror circuit by adding a current having a positive temperature coefficient and a current having a negative temperature coefficient in the current-voltage converter circuits 2 and 3. Then, the current is output from the drain of the p-channel transistor 13 included in the cascode current mirror circuit as the reference current Iref.
Here, in the reference current generating circuit shown in
First, Formula 1 needs to be satisfied in order for the p-channel transistors 10 to 17 to operate in a saturation region.
[Formula 1]
VA≧Vth+Vov10+Vov14 (1)
VA, Vov10, and Vov14 are the voltage of the node A, the overdrive voltage of the p-channel transistor 10, and the overdrive voltage of the p-channel transistor 14 respectively.
The voltage of the node A can be expressed by Formula 2.
[Formula 2]
VA=Vth+Vov60 (2)
From Formulae 1 and 2, Formula 3 may be satisfied in order for the p-channel transistors 10 and 14 to operate in a saturation region.
[Formula 3]
Vov60≧Vov10+Vov14 (3)
Here, a drain current (Id) is expressed by Formula 4.
Therefore, an overdrive voltage (Vov) is expressed by Formula 5.
From Formula 5, Formula 3 can be changed to Formula 6. Note that Formula 6 is based on the premise that the (W/L) values of the p-channel transistors 10 and 14 are equal.
Id60, W60, and L60 are the drain current of the p-channel transistor 60, the channel width of the p-channel transistor 60, and the channel length of the p-channel transistor 60 respectively. Similarly, Id10, W10, and L10 are the drain current of the p-channel transistor 10, the channel width of the p-channel transistor 10, and the channel length of the p-channel transistor 10 respectively.
Consequently, the reference current generating circuit shown in
<Modification Example of Reference Current Generating Circuit>
The reference current generating circuit shown in
For example,
The voltage of the node A needs to be controlled so that the p-channel transistors 10 and 14 operate in a saturation region in the reference current generating circuit shown in
First, Formula 1 needs to be satisfied in order for the p-channel transistors 10 and 14 to operate in a saturation region.
The voltage of the node A is expressed by Formula 7.
[Formula 7]
VA=Vth+Vov61+Vov62 (7)
From Formulae 1 and 7, Formula 8 may be satisfied in order for the p-channel transistors 10 and 14 to operate in a saturation region.
[Formula 8]
Vov61+Vov62≧Vov10+Vov14 (8)
From Formula 5, Formula 8 can be changed to Formula 9. Note that Formula 9 is based on the premise that the (W/L) values of the p-channel transistors 61, 10, and 14 are equal.
Id62, W62, and L62 are the drain current of the p-channel transistor 62, the channel width of the p-channel transistor 62, and the channel length of the p-channel transistor 62 respectively.
Consequently, the reference current generating circuit shown in
Note that the reference current generating circuit shown in
Further, the cascode current mirror circuit 1 outputting one reference current Iref is shown in
Moreover, a plurality of reference currents showing different values can be generated in the reference current generating circuit. For example, the reference current Iref1 can be different from the reference current Iref2 by setting the (W/L) values of the p-channel transistors 18 and 19 included in the cascode current mirror circuit shown in
Note that a plurality of examples described as the modification examples of the reference current generating circuit can be applied to the reference current generating circuit shown in
<Structural Example of Reference Voltage Generating Circuit>
The reference voltage generating circuit shown in
Further, the reference voltage generating circuit according to one embodiment of the present invention can include a reference current generating circuit capable of generating a plurality of reference currents as described with reference to
The reference voltage generating circuit shown in
<Structural Example of Temperature Detection Circuit>
<Specific Example of Various Circuits Included in Reference Current Generating Circuit>
Structures of various circuits (the current-voltage converter circuits 2 and 3, the differential amplifier 4, and the voltage-current converter circuit 5 shown in
For example, as the current-voltage converter circuit 2, circuits shown in FIGS. 6A and 6B can be used. Specifically, the current-voltage converter circuit 2 shown in
As the current-voltage converter circuit 3, circuits shown in
As the differential amplifier 4, an operational amplifier 40 shown in
As the voltage-current converter circuit 5, a circuit shown in
This application is based on Japanese Patent Application serial No. 2010-215170 filed with Japan Patent Office on Sep. 27, 2010, the entire contents of which are hereby incorporated by reference.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5545972, | Sep 03 1993 | Siemens Aktiengesellschaft | Current mirror |
5638031, | Jan 29 1996 | SGS-Thomson Microelectronics, Inc. | Precision oscillator circuit |
5892402, | Nov 17 1995 | Fujitsu Limited | High precision current output circuit |
5900773, | Apr 22 1997 | Microchip Technology Incorporated | Precision bandgap reference circuit |
5952884, | Feb 18 1998 | Fujitsu Limited | Current mirror circuit and semiconductor integrated circuit having the current mirror circuit |
5990753, | Jan 29 1996 | STMicroelectronics, Inc | Precision oscillator circuit having a controllable duty cycle and related methods |
6198198, | Feb 06 1997 | Taiheiyo Cement Corporation | Control circuit and method for piezoelectric transformer |
6362688, | Apr 26 2000 | Maxim Integrated Products, Inc | System and method for optimal biasing of a telescopic cascode operational transconductance amplifier (OTA) |
7199646, | Sep 23 2003 | MONTEREY RESEARCH, LLC | High PSRR, high accuracy, low power supply bandgap circuit |
7511568, | Jan 25 2005 | Renesas Electronics Corporation | Reference voltage circuit |
7683701, | Dec 29 2005 | MONTEREY RESEARCH, LLC | Low power Bandgap reference circuit with increased accuracy and reduced area consumption |
8310279, | May 18 2009 | Qualcomm Incorporated | Comparator with hysteresis |
20020042965, | |||
20070194837, | |||
20100214013, | |||
20110043185, | |||
20120056863, | |||
EP786865, | |||
EP881765, | |||
JP11045125, | |||
JP11103239, | |||
JP2000339049, | |||
JP3007417, | |||
JP4168803, | |||
JP4334114, | |||
JP59207723, | |||
JP61035438, | |||
JP62290208, | |||
JP9146648, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 06 2011 | WATANABE, KAZUNORI | SEMICONDUCTOR ENERGY LABORATORY CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026982 | /0552 | |
Sep 23 2011 | Semiconductor Energy Laboratory Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 08 2014 | ASPN: Payor Number Assigned. |
Jul 13 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 20 2021 | REM: Maintenance Fee Reminder Mailed. |
Mar 07 2022 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jan 28 2017 | 4 years fee payment window open |
Jul 28 2017 | 6 months grace period start (w surcharge) |
Jan 28 2018 | patent expiry (for year 4) |
Jan 28 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 28 2021 | 8 years fee payment window open |
Jul 28 2021 | 6 months grace period start (w surcharge) |
Jan 28 2022 | patent expiry (for year 8) |
Jan 28 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 28 2025 | 12 years fee payment window open |
Jul 28 2025 | 6 months grace period start (w surcharge) |
Jan 28 2026 | patent expiry (for year 12) |
Jan 28 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |