According to one embodiment, a method of manufacturing a semiconductor device which includes a MISFET, includes: forming a gate insulating film on a semiconductor substrate; forming a gate electrode on the gate insulating film; implanting nitrogen equal to or more than 5.0e14 atoms/cm2 and equal to or less than 1.5e15 atoms/cm2 in the semiconductor substrate by tilted ion implantation in a direction from an outside to an inside with respect to side surfaces of the gate electrode; depositing a metal film including nickel on areas in which nitrogen atoms are implanted, the areas are in a semiconductor substrate on both sides of the gate electrode; and performing first heat processing of reacting the metal film and the semiconductor substrate and forming metal semiconductor compound layers, the shapes of the layers are controlled by the nitrogen profiles of the areas.
|
8. A method of manufacturing a semiconductor device which comprises a metal insulator semiconductor field effect transistor (MISFET), the method comprising:
forming a gate insulating film on a SOI (Silicon On insulator) substrate;
forming a gate electrode on the gate insulating film;
implanting nitrogen ions equal to or more than 5.0e14 cm−2 and equal to or less than 1.5e15 cm−2 in the SOI substrate at both sides of the gate electrode by tilted ion implantation in a direction from an outside to an inside with respect to side surfaces of the gate electrode;
depositing a metal film including nickel on areas in which nitrogen ions are implanted, the areas are in the SOI substrate on both sides of the gate electrode; and
performing a first heat processing of reacting the metal film and the areas and forming metal semiconductor compound layers;
removing an unreacted metal film after the first heat processing; and
performing a second heat processing at a temperature higher than a temperature of the first heat processing,
wherein the temperature of the first heat processing is 275° C. or more and 350° C. or less, and the metal semiconductor compound layers after the second heat processing are NiSi (nickel silicide) phase, and facet surfaces are formed in boundaries between a channel area and the metal semiconductor compound layers.
1. A method of manufacturing a semiconductor device which comprises a metal insulator semiconductor field effect transistor (MISFET), the method comprising:
forming a gate insulating film on a semiconductor substrate;
forming a gate electrode on the gate insulating film;
implanting nitrogen ions equal to or more than 5.0e14 cm−2 and equal to or less than 1.5e15 cm−2 in the semiconductor substrate at both sides of the gate electrode by tilted ion implantation in a direction from an outside to an inside with respect to side surfaces of the gate electrode;
depositing a metal film including nickel on areas in which nitrogen ions are implanted, the areas being in the semiconductor substrate on both sides of the gate electrode;
performing a first heat processing of reacting the metal film and the areas and forming metal semiconductor compound layers;
removing an unreacted metal film after the first heat processing; and
performing a second heat processing at a temperature higher than a temperature of the first heat processing,
wherein the temperature of the first heat processing is 275° C. or more and 350° C. or less, and the metal semiconductor compound layers after the second heat processing are NiSi (nickel silicide) phase, and facet surfaces are formed in boundaries between a channel area and the metal semiconductor compound layers.
2. The method according to
3. The method according to
5. The method according to
6. The method according to
7. The method according to
9. The method according to
10. The method according to
11. The method according to
12. The method according to
13. The method according to
|
This application is continuation-in-part (CIP) application based upon the International Application PCT/JP2009/002970, the International Filing Date of which is Jun. 26, 2009, the entire content of which is incorporated herein by reference.
Embodiments described herein relate generally to method of manufacturing semiconductor device.
In a metal S/D (Source/Drain) MISFET (Metal Insulator Semiconductor Field Effect Transistor) which has been reported, the source/drain, and its extension portion are formed of a metal semiconductor compound such as silicide. However, an overlap length of the extension portions and gate electrode which determines a current drivability and a short channel effect of the metal S/D MISFET are not positively controlled in spite of their importance. Particularly, this control is very important in case of a scaled down MISFET having a gate length equal to or less than 30 nm.
In case of a metal S/D MISFET in which the extension portion is formed with a silicide layer, the film thickness and horizontal direction growth of the silicide layer at the gate edge needs to be accurately controlled to control the overlap length.
Meanwhile, when a nickel silicide layer is taken as an example, to control the film thickness of the nickel silicide layer, an initially deposited nickel film thickness and the temperature and time of heat processing upon formation of nickel silicide are controlled. However, it is difficult to sufficiently control diffusion of nickel due to influences such as variation of the deposition amount of the nickel film and variation of the temperature upon reaction.
Particularly, in case the volume of silicon to be converted into silicide is relatively less than metal to be reacted like a 3-dimensional structure device including a MISFET on an ultrathin SOI (Silicon On Insulator), MISFET having a narrow gate width, FinFET or Nano-wire MISFET, conversion of a narrow portion of silicon into nickel silicide is accelerated, and the narrow portion is abnormally grown. When this abnormal growth occurs, conversion into silicide in a channel direction is accelerated, and therefore it becomes more difficult to control the overlap length.
Further, with a device which uses a SOI substrate, the abnormal growth and agglomeration of silicide due to the heat gradient caused by a small thermal conductivity of a BOX (Buried OXide) layer locally occur, and therefore it becomes still more difficult to control the gate overlap length.
The method of manufacturing a semiconductor device according to an aspect of the present invention is a method of manufacturing a semiconductor device which has a MISFET, and includes the steps of: forming a gate insulating film on a semiconductor substrate; forming a gate electrode on the gate insulating film; implanting nitrogen atoms equal to or more than 5.0e14 atoms/cm2 and equal to or less than 1.5e15 atoms/cm2 in the semiconductor substrate by tilted ion implantation in a direction from an outside to an inside with respect to side surfaces of the gate electrode; depositing a metal film including nickel on areas in which nitrogen atoms are implanted, the areas are in a semiconductor substrate on both sides of the gate electrode; and performing first heat processing of reacting the metal film and the semiconductor substrate and forming a metal semiconductor compound layer.
Hereinafter, embodiments will be described using the accompanying drawings. In the present description, a semiconductor substrate refers to an uppermost semiconductor area in which a MISFET is formed in a substrate such as a wafer used to manufacture a MISFET. In case of, for example, a SOI substrate, the semiconductor substrate refers to a SOI layer. Further, a metal S/D (Source/Drain) MISFET means MISFET in which junction between source/drain and semiconductor substrate is Schottky junction.
The inventors found that, when ions (or atoms) of N (nitrogen) are implanted by tilted ion implantation in a semiconductor substrate from side surfaces of a gate electrode, it is possible to stably control the film thickness and horizontal direction growth of a metal semiconductor compound layer which becomes a source/drain extension. Further, they found that, under the above adequate condition, the side surface (or side end) shape of the source/drain extension can be formed in a planar shape having a tilt in a direction apart from a channel area toward the depth direction from the semiconductor substrate surface. Hereinafter, embodiments will be described using the accompanying drawings.
(First Embodiment)
The method of manufacturing a semiconductor device according to the present embodiment is a method of manufacturing a semiconductor device which has a MISFET, and includes: forming a gate insulating film on a semiconductor substrate; forming a gate electrode on the gate insulating film; implanting nitrogen equal to or more than 5.0e14 atoms/cm2 and equal to or less than 1.5e15 atoms/cm2 in the semiconductor substrate by tilted ion implantation in a direction from an outside to an inside with respect to side surfaces of the gate electrode; depositing a metal film including nickel, on the semiconductor substrate on both sides of the gate electrode; and performing first heat processing of reacting the metal film and the semiconductor substrate and forming a metal semiconductor compound layer which is a source/drain extension. Further, the MISFET according to the present embodiment is a metal S/D MISFET and planar Bulk MISFET.
First, as illustrated in
Next, a gate electrode 16 is formed on the gate insulating film 14. The gate electrode 16 is formed with, for example, polysilicon, metal or a stacked structure of polysilicon and metal or metals. For the metals, for example, TiN, TaN, NiSi, NiSi2, Mo and W are applicable. Further, the gate electrode is by no means limited to a gate electrode formed by a RIE (Reactive Ion Etching) method, and the gate electrode may be made of, for example, TiN, Al and W by, for example, a damascene method. Meanwhile, a case will be described as an example where an electrode in which an upper portion of polysilicon is converted into silicide is adopted as a gate electrode. The gate length is, for example, 20 nm and preferably 5 nm or more and 30 nm or less.
Next, on both side surfaces of the gate electrode 14, gate sidewalls 18 are formed by deposition of films according to, for example, a CVD (Chemical Vapor Deposition) method and etching according to the RIE method. The gate sidewalls 18 are formed with, for example, a silicon oxide film, a silicon nitride film or layered film of these films. The film thickness of the gate sidewalls 18 is, for example, 5 nm and preferably 2 nm or more and 12 nm or less.
After the gate sidewalls 18 are formed, halo ion implantation may be performed to improve the short channel effect immunity. In case of a nMISFET, impurities such B, BF2 or In are implanted by tilted ion implantation. In case of a pMISFET, impurities such P, As or Sb are implanted by tilted ion implantation. The dose amount of impurities upon ion implantation is in the range of, for example, 1.0e12 atoms/cm2 or more and 5.0e14 atoms/cm2 or less.
Next, as illustrated in
Meanwhile, for example, the gate electrode is formed on a wafer surface such that the gate electrode has a gate length in a direction orthogonal and parallel to a notch direction of a wafer. Ion implantation is performed by, for example, dividing the dose amount in the above range into four of rotation angles of 23° (degree), 113°, 203° and 293° at the tilting angle of 45° (degree). In addition, the tilt angle refers to a tilting angle of ion implantation with respect to a normal vector of the wafer surface, and the rotation angle refers to a rotation angle of ion implantation with a notch direction at 0° (degree). Further, for example, the dose amount in the above range may be implanted by rotation ion implantation at the tilting angle of 45°.
Further, the tilt angle and acceleration energy only need to be set to adequate values taking into account a required silicide film thickness and overlap length in terms of design of a MISFET. When, for example, the target silicide film thickness is 30 nm, Rp (Projected Range) of ion implantation may be 10 kev and the tilt angle may be 30° at which the silicide film thickness is 27 nm that is substantially equal to target thickness. Further, when, for example, the target silicide film thickness is 15 nm, Rp (Projected Range) of ion implantation may be 5 kev and the tilt angle may be 30° at which the silicide film thickness the silicide film thickness is 15 nm.
Meanwhile, the tilting angle θ is uniquely determined based on a geometric arrangement of the gate electrode, tilt angle and rotation angle. The tilting angle θ is preferably 15° (degree) or more and 75° (degree) or less and is more preferably 30° or more and 60° or less in view of controlling diffusion in the horizontal direction and improving the short channel effect immunity.
Next, as illustrated in
Next, RTA (Rapid Thermal Annealing) is performed as first heat processing at, for example, 325° C. for one minute in a non-oxidizing atmosphere such as a nitrogen atmosphere or argon atmosphere. Then, as illustrated in
By these heat processing, the nickel film 22 and silicon substrate 10 where nitrogen atoms are implanted are reacted to form the nickel silicide layer 24a which becomes a source/drain extension. In this case, the gate electrode 16 of polysilicon and nickel film 22 are also reacted, and the nickel silicide layer 24b is also formed on the gate electrode 16.
By the first heat processing, the nickel film 22 and silicon substrate 10 are reacted to form the nickel silicide layer 24a. By the second heat processing, the phase of the formed nickel silicide layer 24a is transitioned from, for example, Ni2Si phase to NiSi phase to make a lower resistivity phase.
The temperature of the first heat processing is preferably 275° C. or more and 350° C. or less. When the temperature is less than 275° C., the nickel film 22 and silicon substrate 10 are not sufficiently reacted, and therefore the final sheet resistivity of the nickel silicide layer 24a cannot be sufficiently made lower. Further, when the temperature exceeds 350° C., there is a concern that the high concentration nitrogen layer 20 unstably controls a silicide growth.
The temperature of the second heat processing is by no means limited in particular as long as it is higher than the temperature of the first heat processing, and is preferably 400° C. or more and 450° C. or less.
The nickel silicide layer 24a becomes a source/drain extension. Subsequently, as will be described below, the existence of the high concentration nitrogen layer 20 adequately controls the film thickness and horizontal direction growth of the nickel silicide layer 24b. That is, the existence of the high concentration nitrogen layer 20 makes the growth of nickel silicide self-limiting, suppresses an abnormal growth of nickel silicide and makes the film thickness and horizontal direction growth uniform. Further, the existence of the high concentration nitrogen layer 20 can form the side surface shape of the nickel silicide layer 24a into a planar shape having a tilt in a direction moving away from a channel area from the surface of the silicon substrate 10 toward the depth direction. That is, as illustrated in
Next, as illustrated in
Then, activation anneal is performed at the temperature of about 600° C., and impurities are diffused in silicide and activated in the silicide/silicon interface. For the purpose of controlling a Schottky barrier height of Schottky junction formed in the silicide/silicon interface upon this source/drain impurity implantation, elements such as S, Yb and Al which have an effect of modulating the Schottky barrier height may be co-implanted.
With the MISFET of the semiconductor device manufactured by the above method, the high concentration nitrogen layer makes the growth of silicide of the source/drain extension self-limiting. Further, the abnormal growth is suppressed simultaneously. By this means, it is possible to substantially suppress variation of the overlap amount Lov of the source/drain extension to the gate electrode edge portion with respect to a design value, and variation in the gate width direction. The variation of Lov causes the variation of the channel length, and therefore directly becomes the variation of the threshold voltage of MISFETs. Consequently, this manufacturing method can substantially reduce the variation of the threshold voltage of the MISFETs.
Further, the junction portion of the channel area and nickel silicide layer 24a has a linear tilted shape, so that the distance between the source extension and drain extension in the depth portion of the channel area can be secured substantially longer than a conventional distance. Consequently, punch through at the channel depth portion is suppressed and the immunity to short channel effect is further improved.
Further, the high concentration nitrogen layer makes the growth of silicide self-limiting in the film thickness direction and suppresses the abnormal growth. Consequently, the sheet resistance of the source/drain extension becomes stable and junction leakage is reduced.
Next, the function and effect of the present embodiment will be described based on, for example, an experiment result.
The manufacturing conditions of a target object illustrated in
Semiconductor substrate: (100) Silicon
Tilted ion implantation of nitrogen: the dose amount of 1.0e15 atoms/cm2, 10 keV, tilt angle 45° and division into four rotation angles 23°, 113°, 203° and 293°.
Nickel film: Film thickness 30 nm and spattering method.
First heat processing: RTA, 325° C. and 1 minute
Second heat processing: RTA, 450° C. and 1 minute
As is obvious from
In case where nitrogen ion implantation is not performed (
Meanwhile, the sheet resistance value is inversely proportional to a film thickness of the formed silicide layer. It has been found that nitrogen atoms provide an effect of blocking diffusion of nickel atoms in silicon, so that the film thickness of the nickel silicide layer to be formed decreases following an increase of the dose amount of nitrogen ion implantation.
When the temperature of the first heat processing is 400° C., the dependency of the sheet resistance value on the nitrogen implantation amount is small. This suggests that the diffusion speed of nickel in silicon at 400° C. is fast, and the diffusion suppression effect resulting from nitrogen is small at this temperature. Hence, the temperature of the first heat processing is preferably 275° C. or more and 350° C. or less.
Further, when the nitrogen ion dose amount is less than 5.0e14 atoms/cm2, a distinct resistance suppression effect is not provided compared to cases where nitrogen ion implantation is not performed, and the diffusion suppression effect resulting from the dose amount of nitrogen in this range is small. Consequently, the nitrogen ion dose amount may be equal to or more than 5.0e14 atoms/cm2. Further, the nitrogen ion dose amount is preferably equal to or more than 1.0e15 atoms/cm2.
In view of the above result, the nitrogen ion dose amount may be 5.0e14 atoms/cm2 or more and 1.5e15 atoms/cm2 or less, and is preferably 1.0e15 atoms/cm2 or more and 1.5e15 atoms/cm2 or less.
(Modified Example of the First Embodiment)
The present modified example is the same as the first embodiment except for implanting ions before formation of the silicide layer instead of implanting ions of source/drain impurities after formation of the silicide in the first embodiment. According to the type or process conditions of a semiconductor substrate or semiconductor compound and design of a MISFET, an optimal timing to implant ions of source/drain impurities only needs to be adequately selected. Further, it is also possible to select not to implant source/drain impurities.
(Second Embodiment)
The method of manufacturing a semiconductor device according to the present embodiment is the same as the first embodiment and its modified example except that a MISFET is a SOI (Silicon On Insulator) MISFET. Therefore, the contents overlapping with the first embodiment and its modified example will not be repeated.
Unlike the first embodiment, as illustrated in
First, according to a conventional method, an device isolation layer 12 is formed on the SOI layer 34 using STI (Shallow Trench Isolation). Subsequently, the gate insulating film 14 is formed on the SOI layer 34.
The subsequent manufacturing method is basically the same as the first embodiment. In addition, conditions such as acceleration energy of tilted ion implantation of nitrogen are preferably set such that, upon ion implantation in
When the MISFET is formed on the thin film SOI substrate, the silicide layer of a source/drain extension may be converted into silicide up to the upper surface of the BOX layer 32 and therefore there occurs a problem that a parasitic resistance increases. When the silicide layer of the source/drain extension is converted into silicide up to the upper surface of the BOX layer 32, a junction area of the silicide/silicon interface of the drain area decreases. Therefore, the resistance increases at the junction portion, and the parasitic resistance at the drain increases.
The method of manufacturing a semiconductor device according to the present embodiment can control a depth direction position of a bottom surface of a silicide layer and to prevent the silicide layer from contacting the upper surface of the BOX layer by providing the nitrogen high concentration layer before silicidation. Consequently, it is possible to easily realize a semiconductor device which has a SOI MISFET which provides a reduced parasitic resistance and a higher current drive.
Further, similar to the first embodiment, it is possible to realize a SOI MISFET of a stable threshold voltage and lower junction leakage. As described above, the MISFET on the ultrathin SOI in particular has a problem that conversion of a narrow portion of silicon into nickel silicide is accelerated and the narrow portion is abnormally grown. However, according to the present embodiment, it is possible to prevent silicide from extending to a channel portion due to the abnormal growth by controlling silicidation. Consequently, it is possible to control an overlap length Lov.
Further, similar to the first embodiment, the manufacturing method of implanting ions before formation of a silicide layer may be adopted instead of implanting ions of source/drain impurities after formation of a silicide layer.
(Third Embodiment)
A method of manufacturing a semiconductor device according to the present embodiment is the same as the second embodiment except that a MISFET is a FinFET. Therefore, the contents overlapping with the second embodiment and its modified example will not be repeated. In addition, a FinFET refers to a MISFET in which a gate electrode is provided to sandwich a flat (Fin shape) semiconductor substrate from both side surfaces. A electrostatic integrity of the gate improves, so that it is easy to realize a scaled MISFET having a short gate length.
Unlike the second embodiment, a hard mask layer of, for example, a nitride film or oxide film is formed on the SOI layer on the BOX layer 32. Then, a Fin pattern is transferred to a hard mask layer according to a conventional lithography technique and RIE. By etching the SOI layer up to the upper surface of the BOX layer 32 using as a mask the pattern of the formed hard mask layer, a Fin structure 40 of silicon is formed as illustrated in
Then, the gate insulating film 14 and gate electrode 16 are formed on the Fin structure 40. Although not illustrated, the gate insulating film 14 and gate electrode 16 are also formed on both side surfaces of the Fin structure 40.
Then, the manufacturing method is basically the same as the second embodiment. In addition, ion implantation conditions are required that, when ions are implanted as illustrated in
Generally, the FinFET has a problem that the Fin structure 40 of the source/drain area is completely converted into silicide, and therefore the parasitic resistance increases. When the Fin structure 40 in the source/drain area is completely converted into silicide, the junction area of the silicide/silicon interface of the drain area decreases, and therefore the resistance at the junction portion increases. Therefore, the parasitic resistance at the drain corner increases.
The method of manufacturing a semiconductor device according to the present embodiment can prevent the Fin structure 40 of the source/drain area from being completely converted into silicide as illustrated in
Consequently, it is possible to prevent the Fin structure 40 of the source/drain area from being completely converted into silicide, so that it is possible not to adopt the elevated source/drain structure which has been conventionally used to avoid this problem, and it is possible to simplify the process. Further, the elevated source/drain structure is not adopted, so that it is possible to realize a reduced parasitic capacitance and a higher speed of the MISFET. Further, the elevated source/drain structure is not adopted, so that the Fin structure 40 of the source/drain area is simplified and, consequently, using a bar type contact plug for a source/drain contact is easy.
Further, according to the same function as the first and second embodiments, it is possible to realize a FinFET of a less threshold voltage variation and a smaller junction leakage. As described above, with an ultrathin FinFET in particular, conversion of a narrow portion of silicon into nickel silicide is accelerated and the narrow portion is abnormally grown, that is, a so-called narrow wire effect becomes a problem. However, according to the present embodiment, it is also possible to suppress an abnormal growth that silicide extends to a channel portion due to a narrow wire effect by controlling silicidation. Consequently, it is possible to control an overlap length Lov.
Further, similar to the first and second embodiments, the manufacturing method of implanting ions before formation of a silicide layer may be adopted instead of implanting ions of source/drain impurities after formation of a silicide layer.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, method of manufacturing semiconductor device described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the devices and methods described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Although a semiconductor substrate which forms a MISFET has been described using silicon as an example, a germanium (Ge) substrate or silicon germanium (SixGe1-x (0<x<1) substrate other than silicon may be used.
Further, although a nickel film has been described as an example of a metal film including nickel, a film including platinum (Pt) in nickel or a film including palladium (Pd) in nickel may be used. This is because nickel is included in the metal film, so that the high concentration nitrogen layer can provide an effect of suppressing the growth of the metal semiconductor compound. Further, the metal semiconductor compound layer is also by no means limited to nickel silicide, and may be, for example, nickel platinum silicide or nickel palladium silicide.
Further, although the embodiments have been described using a FinFET of Tri-gate as an example of a 3-dimensional device, the present invention is by no means limited to this structure, and may adopt, for example, a FinFET of Double-gate and Nano-wire MISFET.
In addition, all methods of manufacturing semiconductor devices which have elements of the present invention and which can be adequately designed by one of ordinary skill in the art are incorporated in the scope of the present invention. The scope of the present invention is defined by the scope of claims and the equivalents.
Patent | Priority | Assignee | Title |
10043806, | Oct 06 2015 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
10411011, | Oct 06 2015 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
10431685, | Jan 22 2016 | Samsung Electronics Co., Ltd. | Semiconductor device including gate having dents and spacer protrusions extending therein |
11114157, | Apr 23 2020 | Western Digital Technologies, Inc.; WESTERN DIGITAL TECHNOLOGIES INC | Low resistance monosilicide electrode for phase change memory and methods of making the same |
11721392, | Apr 23 2020 | Western Digital Technologies, Inc. | Low resistance monosilicide electrode for phase change memory and methods of making the same |
11758831, | Apr 23 2020 | WESTERN DIGITAL TECHNOLOGIES INC | Low resistance multi-layer electrode for phase change memory and methods of making the same |
Patent | Priority | Assignee | Title |
5659194, | Jan 28 1994 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having metal silicide film |
7105429, | Mar 10 2004 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method of inhibiting metal silicide encroachment in a transistor |
20020048919, | |||
20020061639, | |||
20050202663, | |||
20050202664, | |||
20070246781, | |||
EP936664, | |||
JP2002184717, | |||
JP2005259956, | |||
JP200659843, | |||
JP200719205, | |||
JP2009111214, | |||
JP7221297, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 23 2011 | Kabushiki Kaisha Toshiba | (assignment on the face of the patent) | / | |||
Feb 10 2012 | IKEDA, KEIJI | Kabushiki Kaisha Toshiba | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 027992 | /0117 | |
Aug 01 2018 | TOSHIBA MEMORY CORPORATION | TOSHIBA MEMORY CORPORATION | MERGER AND CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 050494 | /0645 | |
Aug 01 2018 | K K PANGEA | TOSHIBA MEMORY CORPORATION | MERGER AND CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 050494 | /0645 | |
Aug 06 2019 | Kabushiki Kaisha Toshiba | TOSHIBA MEMORY CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 050339 | /0573 | |
Oct 01 2019 | TOSHIBA MEMORY CORPORATION | Kioxia Corporation | CHANGE OF NAME AND ADDRESS | 052436 | /0702 |
Date | Maintenance Fee Events |
Sep 25 2015 | ASPN: Payor Number Assigned. |
Sep 14 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 08 2021 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 25 2017 | 4 years fee payment window open |
Sep 25 2017 | 6 months grace period start (w surcharge) |
Mar 25 2018 | patent expiry (for year 4) |
Mar 25 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 25 2021 | 8 years fee payment window open |
Sep 25 2021 | 6 months grace period start (w surcharge) |
Mar 25 2022 | patent expiry (for year 8) |
Mar 25 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 25 2025 | 12 years fee payment window open |
Sep 25 2025 | 6 months grace period start (w surcharge) |
Mar 25 2026 | patent expiry (for year 12) |
Mar 25 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |