This invention discloses a method for manufacturing a semiconductor power device in a semiconductor substrate comprises an active cell area and a termination area. The method comprises the steps of a) growing and patterning a field oxide layer in the termination area and also in the active cell area on a top surface of the semiconductor substrate b) depositing and patterning a polysilicon layer on the top surface of the semiconductor substrate at a gap distance away from the field oxide layer; c) performing a blank body dopant implant to form body dopant regions in the semiconductor substrate substantially aligned with the gap area followed by diffusing the body dopant regions into body regions in the semiconductor substrate; d) implanting high concentration body-dopant regions encompassed in and having a higher dopant concentration than the body regions and e) applying a source mask to implant source regions having a conductivity opposite to the body region with the source regions encompassed in the body regions and surrounded by the high concentration body-dopant regions.
|
1. A semiconductor power device disposed in a semiconductor substrate of a first conductivity type with a drain disposed on a bottom surface wherein the power device comprises an active cell area and a termination area and wherein:
the active cell area comprises a plurality of transistor cells each having a planar gate comprises a patterned polysilicon segment disposed on a top surface of said semiconductor substrate;
each of the transistor cells further comprises a body region of a second conductivity type encompassing a source region of the first conductivity wherein the body region and the source region disposed below a top surface of the semiconductor substrate underneath and surrounding an outer peripheral of the gate segment;
the body region further includes a heavy body dopant region of the second conductivity type having a higher dopant concentration than the body region partially surrounding the source region and extended laterally below the top surface of the semiconductor substrate away from the gate segment; and
a schottky metal disposed on top of the semiconductor substrate in contact with the body region, the heavy body dopant region and the source region to function as an internal schottky diode integrated with the semiconductor power device.
2. The semiconductor power device of
the termination area comprises a plurality of the patterned polysilicon segments each functioning as a field plate extending above a plurality of the body regions each encompassing the heavy body dopant region of the second conductivity type wherein the body regions functioning as guard rings and the heavy body dopant regions functioning as field plate contact regions each contacting the field plate.
3. The semiconductor power device of
shallow body-dopant regions disposed adjacent to the body regions immediately under said schottky metal layer having a depth significantly shallower than said body regions.
4. The semiconductor power device of
said semiconductor substrate comprises an N-type epitaxial layer for supporting said body-dopant regions of a P-type conductivity encompassing said source regions of the N-type conductivity in the active cell area.
5. The semiconductor power device of
said semiconductor substrate comprises a P-type epitaxial layer for supporting said body-dopant regions of an N-type conductivity encompassing said source regions of the P-type conductivity in the active cell area.
6. The semiconductor power device of
said semiconductor power device further comprises a MOSFET integrated with the internal schottky diode.
7. The semiconductor power device of
said semiconductor power device further comprises an N-channel MOSFET integrated with the internal schottky diode supported on an N-type semiconductor substrate.
8. The semiconductor power device of
said semiconductor power device further comprises a P-channel MOSFET integrated with the internal schottky diode supported on a P-type semiconductor substrate.
9. The semiconductor power device of
said semiconductor power device further comprises an insulate gate bipolar transistor (IGBT) integrated with the internal schottky diode.
10. The semiconductor power device of
said semiconductor power device further comprises an insulate gate bipolar transistor (IGBT) integrated with the internal schottky diode supported on a N-type semiconductor substrate includes a P-type bottom layer with N-type dopant regions disposed near a bottom surface of said semiconductor substrate.
11. The semiconductor power device of
said semiconductor substrate further comprises a superjunction region comprises alternating N-type and P-type dopant columns below said body regions.
12. The semiconductor power device of
said semiconductor substrate further comprises a superjunction region disposed in a N-type semiconductor substrate comprises P-type columns and N-type columns disposed underneath said body regions.
|
1. Field of the Invention
The invention relates generally to the configurations and methods of manufacturing semiconductor power devices. More particularly, this invention relates to a device configuration and method of manufacturing semiconductor power devices integrated with Schottky diode without requiring additional masks, for reducing the turn off time and the power losses.
2. Description of the Prior Art
There is a great demand for implementing a semiconductor power device by integrating the Schottky diode as an internal diode. Specifically, the HVMOSFET behaves like a P-i-N diode with a negative drain-to-source voltage Vds<0, due to the built-in body diode formed by the P+, P−, and N−epi as shown in
In addition to the above-mentioned demand for implementing the semiconductor power device with an integrated Schottky diode, the semiconductor power devices are widely implemented in a power supply and motor control applications. The semiconductor power devices are often formed with a full bridge type of topology as shown in
For all these reasons, there are great and urgent demands to improve the configurations and method of manufacturing the semiconductor power device to integrate with the Schottky diodes as an internal diode such that the above-discussed technical limitations and difficulties can be resolved.
It is therefore an aspect of the present invention to provide a new and improved method and device configuration to manufacture a semiconductor power device to integrate with a Schottky diode without requiring additional mask.
Specifically, it is an aspect of the present invention to provide improved device configuration and method for manufacturing a semiconductor power device to integrate with Schottky diodes without additional mask while significantly reducing the Qrr, Trr and increasing the softness factor.
It is another aspect of the present invention to provide improved device configuration and method for manufacturing a semiconductor power device to integrate with Schottky diodes by reducing the distance between the edge of the planar gates to the field oxide to form the self-aligned body regions and to covering the top surfaces over the source and body regions with a Schottky metal to function as a source and emitter metal to integrate the Schottky diode directly as part of the transistor cells without increasing the cell pitch such that significantly reduces the Qrr by about 50%, Trr by 20% and increases the softness factor S by about 33%.
Briefly in a preferred embodiment this invention discloses a semiconductor power device disposed in a semiconductor substrate. The semiconductor power device comprises an active cell area and a termination area. The semiconductor power device further comprises a gate comprises a patterned polysilicon layer disposed on a top surface of the semiconductor substrate. The semiconductor power device further comprises a patterned field oxide layer disposed in the termination area and also in the active cell area at a gap area away from the patterned polysilicon layer on the top surface of the semiconductor substrate. The semiconductor power device further comprises doped body regions disposed in the semiconductor substrate substantially diffused from a region aligned with the gap area below the top surface and extended to regions below the patterned polysilicon layer and the patterned field oxide layer. The semiconductor power device further comprises doped source regions encompassed in and having an opposite conductivity type from the body regions. The semiconductor power device further comprises high concentration body-dopant regions encompassed in and having a higher dopant concentration than the body region surrounding the source regions. In another embodiment, the semiconductor power device further comprises a patterned Schottky metal layer covering an area previously occupied by the field oxide layer in the active cell area and subsequently removed from on the top surface of the semiconductor substrate wherein the patterned Schottky metal layer further extends partially into the gap areas for contacting the body regions and the source regions to form integrated Schottky diodes for the semiconductor power device in the active cell area. In another embodiment, the semiconductor power device further comprises shallow body-dopant regions disposed adjacent to the body regions immediately under the Schottky metal layer having a depth significantly shallower than the body regions. In another embodiment, the semiconductor substrate comprises a N−type epitaxial layer for supporting the body-dopant regions of P−type conductivity encompassing the source regions of N−type conductivity therein. In another embodiment, the semiconductor substrate comprises a P−type epitaxial layer for supporting the body-dopant regions of N−type conductivity encompassing the source regions of P−type conductivity therein. In another embodiment, the semiconductor power device further comprises a MOSFET power device. In another embodiment, the semiconductor power device further comprises a N−channel MOSFET power device supported on a N−type semiconductor substrate. In another embodiment, the semiconductor power device further comprises a P−channel MOSFET power device supported on a P−type semiconductor substrate. In another embodiment, the semiconductor power device further comprises an insulate gate bipolar transistor (IGBT) power device. In another embodiment, the semiconductor power device further comprises an insulate gate bipolar transistor (IGBT) power device supported on a N−type semiconductor substrate includes a P−type bottom layer with N−type dopant regions disposed near a bottom surface of the semiconductor substrate corresponding to the integrated Schottky diodes in the active cell area. In another embodiment, the semiconductor power device further comprises a superjunction semiconductor power device comprises alternating N−type and P−type dopant columns is the semiconductor substrate below the body-dopant regions. In another embodiment, the semiconductor power device further comprises a superjunction semiconductor power device disposed in a N−type semiconductor substrate comprises P−type columns underneath the body dopant regions doped with a P−type dopant and N−type columns between the P−type columns.
This invention further discloses a method for manufacturing a semiconductor power device in a semiconductor substrate comprises an active cell area and a termination area. The method comprises steps of A) growing and patterning a field oxide layer in the termination area and also in the active cell area on a top surface of the semiconductor substrate; B) depositing and patterning a polysilicon layer on the top surface of the semiconductor substrate at a gap distance away from the field oxide layer; and C) performing a blank body dopant implant to form body dopant regions in the semiconductor substrate substantially aligned with the gap area followed by diffusing the body dopant regions into body regions in the semiconductor substrate. In another embodiment, the method further includes a step of implanting high concentration body-dopant regions encompassed in and having a higher dopant concentration than the body regions and applying a source mask to implant source regions having a conductivity opposite to the body region with the source regions encompassed in the body regions and surrounded by the high concentration body-dopant regions. In another embodiment, the method further includes a step of depositing an insulation layer on top of the semiconductor power device and applying a contact metal mask to open contact openings and remove the field oxide; and depositing a Schottky metal layer filling in the contact openings to contact the body regions and the source regions to form integrated Schottky diodes for the semiconductor power device in the active cell area. In another embodiment, the method further includes a step of depositing an insulation layer on top of the semiconductor power device and applying a contact metal mask to open contact openings and remove the field oxide; and implanting a shallow body-dopant regions disposed adjacent to the body regions immediately below the top surface of the semiconductor substrate having a depth significantly shallower than the body regions. In another embodiment, the step of implanting the body-dopant regions comprises a step of implanting a P−type dopant to the body dopant region in an N−type epitaxial layer supported on a N−type semiconductor substrate and implanting N−type source regions encompassed in the P−type body-regions. In another embodiment, the step of implanting the body-dopant regions comprises a step of implanting a N−type dopant to the body dopant region in an P−type epitaxial layer supported on a P−type semiconductor substrate and implanting P−type source regions encompassed in the N−type body-regions. In another embodiment, the step of manufacturing the semiconductor power device further comprises a step of manufacturing a MOSFET power device. In another embodiment, the step of manufacturing the semiconductor power device further comprises a step of manufacturing an IGBT power device. In another embodiment, the step of manufacturing the semiconductor power device further comprises a step of manufacturing an IGBT power device in a N−type semiconductor substrate and implanting a P−type bottom layer with N−type dopant regions near a bottom surface of the semiconductor substrate corresponding to the integrated Schottky diodes in the active cell area. In another embodiment, the step of manufacturing the semiconductor power device further comprises a step of manufacturing a superjunction semiconductor power device by forming in the semiconductor substrate alternating N−type and P−type dopant columns in the semiconductor substrate below the body-dopant regions. In another embodiment, the step of manufacturing the semiconductor power device further comprises a step of manufacturing a superjunction semiconductor power device by forming the semiconductor substrate in a N−type semiconductor substrate with P−type columns underneath the body dopant regions doped with a P−type dopant and N−type columns between the P−type columns.
These and other objects and advantages of the present invention will no doubt become obvious to those of ordinary skill in the art after having read the following detailed description of the preferred embodiment, which is illustrated in the various drawing figures.
Referring to
The processing steps for manufacturing the IGBT device are the same as that described in
In
In
In
Although the present invention has been described in terms of the presently preferred embodiment, it is to be understood that such disclosure is not to be interpreted as limiting. For example, gate dielectric can be a more general term for gate oxide, and a hard mask such as nitride or deposited oxide may be used instead of field oxide. Various alterations and modifications will no doubt become apparent to those skilled in the art after reading the above disclosure. Accordingly, it is intended that the appended claims be interpreted as covering all alterations and modifications as fall within the true spirit and scope of the invention.
Bhalla, Anup, Bobde, Madhur, Zhu, TingGang, Guan, Lingpeng
Patent | Priority | Assignee | Title |
10388781, | May 20 2016 | Alpha and Omega Semiconductor Incorporated | Device structure having inter-digitated back to back MOSFETs |
10818788, | Dec 15 2017 | ALPHA AND OMEGA SEMICONDUCTOR (CAYMAN) LTD. | Schottky diode integrated into superjunction power MOSFETs |
10957791, | Mar 08 2019 | Infineon Technologies Americas Corp. | Power device with low gate charge and low figure of merit |
11417762, | Jun 26 2019 | Skyworks Solutions, Inc | Switch with integrated Schottky barrier contact |
11538933, | Dec 15 2017 | ALPHA AND OMEGA SEMICONDUCTOR (CAYMAN) LTD. | Schottky diode integrated into superjunction power MOSFETs |
11862725, | Jun 26 2019 | Skyworks Solutions, Inc. | Transistors with schottky barriers |
9583586, | Dec 22 2015 | Alpha and Omega Semiconductor Incorporated | Transient voltage suppressor (TVS) with reduced breakdown voltage |
Patent | Priority | Assignee | Title |
20090079002, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 28 2009 | GUAN, LINGPENG | Alpha & Omega Semiconductor, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023218 | /0256 | |
Aug 28 2009 | BHALLA, ANUP | Alpha & Omega Semiconductor, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023218 | /0256 | |
Aug 28 2009 | BOBDE, MADHUR | Alpha & Omega Semiconductor, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023218 | /0256 | |
Aug 28 2009 | ZHU, TINGGANG | Alpha & Omega Semiconductor, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023218 | /0256 | |
Aug 31 2009 | Alpha and Omega Semiconductor Incorporated | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 02 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Feb 28 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 09 2017 | 4 years fee payment window open |
Mar 09 2018 | 6 months grace period start (w surcharge) |
Sep 09 2018 | patent expiry (for year 4) |
Sep 09 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 09 2021 | 8 years fee payment window open |
Mar 09 2022 | 6 months grace period start (w surcharge) |
Sep 09 2022 | patent expiry (for year 8) |
Sep 09 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 09 2025 | 12 years fee payment window open |
Mar 09 2026 | 6 months grace period start (w surcharge) |
Sep 09 2026 | patent expiry (for year 12) |
Sep 09 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |