Disclosed is a power-efficient multi-mode charge pump. The charge pump comprises a first pumping circuit that provides at least one output voltage produced by a discharge sequence of a shared flyback capacitor. The charge pump also comprises a second pumping circuit that provides a plurality of output voltages produced by a corresponding plurality of discharge sequences of the shared flyback capacitor. The charge pump may include a transition circuit to selectably enable the first pumping circuit or the second pumping circuit. In one embodiment, the first pumping circuit may employ a two-phase discharge sequence. In another embodiment, the second pumping circuit may employ a three-phase plurality of discharge sequences. A related method is also disclosed.
|
15. A method for dynamically regulating a charge/discharge of a flyback capacitor in a charge pump comprising:
level shifting an output voltage of said charge pump to provide a level shifted output voltage having a higher voltage than said output voltage of said charge pump;
comparing, at an increased clock rate, said level shifted output voltage to a reference voltage;
storing data produced by said comparing in a digital storage unit; and
producing a control signal corresponding to said data, said control signal selectively activating at least one switch in a group of switches configured to regulate said charge/discharge of said flyback capacitor, wherein said increased clock rate is substantially equal to an integer multiple of a system clock rate and said control signal comprises a number of bits, and said number of bits is substantially equal to said integer multiple of said system clock rate.
1. A power-efficient multi-mode charge pump comprising:
a first pumping circuit configured to provide at least one output voltage produced by a discharge sequence of a shared flyback capacitor;
a second pumping circuit configured to provide a plurality of output voltages produced by a corresponding plurality of discharge sequences of said shared flyback capacitor; and
a regulation circuit configured to:
provide dynamic turn-on resistance control signals during a smooth transition sequence from said at least one output voltage to one of said plurality of output voltages,
compare, at an increased clock rate, a first holding capacitor voltage to a first reference voltage, and a second holding capacitor voltage to a second reference voltage, and
reduce a magnitude of a shared flyback capacitor voltage until said shared flyback capacitor voltage substantially equals one of said first reference voltage and said second reference voltage, wherein said increased clock rate is substantially equal to an integer multiple of a system clock rate and said control signal includes a number of bits, said number of bits being substantially equal to said integer multiple of said system clock rate.
10. A method for use by a power-efficient multi-mode charge pump comprising:
operating a first pumping circuit to provide at least one output voltage produced by a discharge sequence of a shared flyback capacitor;
selectably enabling a second pumping circuit using a smooth transition sequence; and
operating said second pumping circuit to provide a plurality of output voltages produced by a corresponding plurality of discharge sequences of said shared flyback capacitor, wherein a regulation circuit provides dynamic turn-on resistance control signals during said smooth transition sequence from said at least one output voltage to one of said plurality of output voltages, said smooth transition sequence including:
comparing, at an increased clock rate, a first holding capacitor voltage to a first reference voltage, and a second holding capacitor voltage to a second reference voltage, and
reducing a magnitude of a shared flyback capacitor voltage until said shared flyback capacitor voltage substantially equals one of said first reference voltage and said second reference voltage, said increased clock rate being substantially equal to an integer multiple of a system clock rate and said control signal comprises a number of bits, said number of bits being substantially equal to said integer multiple of said system clock rate.
2. The power-efficient multi-mode charge pump of
charge one plate of said shared flyback capacitor to a third reference voltage; and
discharge an opposite plate of said shared flyback capacitor through a holding capacitor, to provide said at least one output voltage.
3. The power-efficient multi-mode charge pump of
series charge one plate of said shared flyback capacitor and a holding capacitor to a third reference voltage; and
discharge an opposite plate of said shared flyback capacitor through said holding capacitor, to provide one of said plurality of output voltages.
4. The power-efficient multi-mode charge pump of
series charge one plate of said shared flyback capacitor and a first holding capacitor to a third reference voltage;
discharge said one plate of said shared flyback capacitor through said first holding capacitor, to provide one of said plurality of output voltages; and
discharge said opposite plate of said shared flyback capacitor through a second holding capacitor to provide another of said plurality of output voltages.
5. The power-efficient multi-mode charge pump of
6. The power-efficient multi-mode charge pump of
reduce a magnitude of said first holding capacitor voltage and a magnitude of said second holding capacitor voltage.
7. The power-efficient multi-mode charge pump of
store data produced by said comparing in a digital storage unit; and
produce a control signal corresponding to said data, said control signal selectively activating at least one switch in a group of switches configured to reduce said magnitude of said shared flyback capacitor voltage.
8. The power-efficient multi-mode charge pump of
9. The power-efficient multi-mode charge pump of
11. The method of
charging one plate of said shared flyback capacitor to a third reference voltage; and
discharging an opposite plate of said shared flyback capacitor through a holding capacitor, to provide said at least one output voltage.
12. The method of
series charging one plate of said shared flyback capacitor and a holding capacitor to a third reference voltage;
discharging said one plate of said shared flyback capacitor through said holding capacitor, thereby providing one of said plurality of output voltages; and
discharging said opposite plate of said shared flyback capacitor through a second holding capacitor, to provide another of said plurality of output voltages.
13. The method of
reducing a magnitude of said first holding capacitor voltage and a magnitude of said second holding capacitor voltage.
14. The method of
storing data produced by said comparing in a digital storage unit; and
producing said dynamic turn-on resistance control signals corresponding to said data, said dynamic turn-on resistance control signals selectively activating at least one switch in a group of switches configured to reduce said magnitude of said shared flyback capacitor voltage.
16. The method of
17. The power-efficient multi-mode charge pump of
a logic-AND circuit configured to perform a logic-AND of a system clock and a fast clock, an output of the logic-AND circuit driving the bi-directional shift register.
18. The method of
|
The present application claims the benefit of and priority to a pending provisional patent application entitled “Power-Efficient Charge Pump, Charge Pump Regulation with Dynamic Turn-On Resistance Control, and Smooth Mode Transition for Dual Mode Charge Pump,” Ser. No. 61/338,987 filed on Feb. 25, 2010. The disclosure in that pending provisional application is hereby incorporated fully by reference into the present application.
1. Field of the Invention
The present invention generally relates to the field of electrical circuits, and more particularly to the field of voltage regulation circuits and charge pumps.
2. Background Art
Charge pumps can form an important part of many mobile communications devices, such as cellular telephones. For example, a mobile communications device without multiple supply rails may potentially use a charge pump to provide multiple supply voltage levels by selectively charging and discharging one or more capacitors. However, conventional charge pumps are not easily adaptable for use in many mobile communications devices.
Typically, conventional charge pumps are unable to generate the multiple voltage reference levels that are required by components such as Class-G amplifiers within many mobile communications devices. A Class-G amplifier driving an audio headset of a cellular telephone, for instance, may require multiple sets of supply voltages, which a single conventional charge pump is generally unable to provide. Moreover, conventional charge pumps using multiple flyback capacitors or switching regulators are often too inefficient or costly for many mobile communications devices. Many mobile communications devices may require a single charge pump that can generate multiple sets of reference voltages. Such a charge pump may also need to smoothly transition between these multiple reference voltages in a power-efficient and reliable manner.
Additionally, the fixed turn-on resistance of the switches used to charge or discharge capacitors in a conventional charge pump may limit the performance of a mobile communications device. At low load currents, a small fixed turn-on resistance that is required at high load currents may cause large output voltage variations, especially when a variable power source, such as a battery, supplies power. Conversely, at high load currents, a fixed turn-on resistance must be very small to maintain a stable output voltage. Unfortunately, a small fixed turn-on resistance may render a switch unreliable in the presence of large charge current from a high voltage power source.
Accordingly, there is a need to overcome the drawbacks and deficiencies in the art by providing a power-efficient multi-mode charge pump with dynamic turn-on resistance control and smooth mode transition, that is suitable for implementation in a mobile communications device, such as a cellular telephone.
The present application is directed to a power-efficient multi-mode charge pump, substantially as shown in and/or described in connection with at least one of the figures, as set forth more completely in the claims.
The present invention is directed to a power-efficient multi-mode charge pump. Although the invention is described with respect to specific embodiments, the principles of the invention, as defined by the claims appended herein, can obviously be applied beyond the specifically described embodiments of the invention described herein. Moreover, in the description of the present invention, certain details have been left out in order not to obscure the inventive aspects of the invention. The details left out are within the knowledge of a person of ordinary skill in the art.
The drawings in the present application and their accompanying detailed description are directed to merely exemplary embodiments of the invention. To maintain brevity, other embodiments of the invention, which use the principles of the present invention are not specifically described in the present application and are not specifically illustrated by the present drawings. It should be borne in mind that, unless noted otherwise, like or corresponding elements among the figures are indicated by like or corresponding reference numerals. Moreover, the drawings and illustrations in the present application are generally not to scale, and are not intended to correspond to actual relative dimensions.
Conventional charge pumps are not readily adaptable to many mobile communications devices. A Class-G amplifier, for example, may require more than two specific reference voltages. Conventional solutions that use multiple charge pumps to provide multiple sets of reference voltages disadvantageously require multiple costly flyback capacitors. Conventional solutions using switching regulators typically employ costly and bulky passive components such as inductors.
Moreover, during mode transition, when reducing the voltage across the flyback capacitor of a conventional charge pump, the flyback capacitor may leak charge back into the power supply. Such a leak can waste power and potentially damage the power supply. The small fixed on-resistance of the switches in a conventional charge pump may also cause large output variations at low load currents and instability when larger power supplies are used.
Given these critical problems of reliably providing multiple sets of reference voltages with a single charge pump,
Charge pump stage 110 may comprise negative holding capacitor 142, positive holding capacitor 144, and shared flyback capacitor 140 with first plate 140a and second plate 140b. Charge pump stage 110 may also include switches 120, 124, 128, 130, and 132, and switching groups 122 and 126. Switching group 122 may include a plurality of switches, such as switch 122a. Similarly, switching group 126 may include a plurality of switches such as switch 126a. Any of switches 120, 122a, 124, 126a, 128, 130, and 132 may be metal-oxide-semiconductor field-effect transistors (MOSFETs).
Charge pump stage 110 may include voltage source 150 coupled to a source terminal of switch 120. Charge pump 110 may also comprise ground terminal 152 coupled to a plate of negative holding capacitor 142, ground terminal 154 coupled to a plate of positive holding capacitor 144, ground terminal 156 coupled to the source terminals of the switches in switching group 126, and ground terminal 158 coupled to the source terminal of switch 128.
Charge pumping stage 110 may include a first pumping circuit, such as a full-voltage circuit that supports a full-voltage mode of multi-mode charge pump 100. Charge pumping stage 110 may also comprise a second pumping circuit, such as a half-voltage circuit that supports a half-voltage mode of multi-mode charge pump 100. A full-voltage circuit may enable switches 120, 128, and 132, as well as switching groups 122 and 126. The full-voltage circuit may disable switches 124 and 130. The full-voltage mode may provide at least one output voltage, including output voltages 112 and 114, which may have a magnitude substantially equal to the full supply voltage of voltage source 150.
A half-voltage circuit may enable switches 120, 124, 128, 130, and 132, and switching group 126. The half-voltage circuit may also disable switching group 122. The half-voltage mode may provide a plurality of output voltages, including output voltages 112 and 114 which may have a magnitude substantially equal to the half of the full supply voltage of voltage source 150.
Regulation circuit 160 may supply clocked control signals, such as control signals 160a, 160b, 160c, and 160d (hereinafter “control signals 160a-d”), 160f, 160g, and 160i. Control signals 160a-d, 160f, 160g, and 160i may switch the control terminals of respective switching group 126, switch 128, switch 120, switch 132, switch 124, switch 130, and switching group 122. Regulation circuit 160 may also monitor both the output voltage 112 at negative input terminal 160e, and the output voltage 114 at positive input terminal 160h. Regulation circuit 160 may also provide dynamic turn-on resistance control signals 160a and 160i. Control signals 160a and 160i may switch the control terminals of respective switching group 126 and switching group 122 as the function of the power source voltage and load currents.
According to the embodiment shown in
As shown in
Similarly, the negative voltage at negative terminal 212 of regulation and transition circuit 270 may be input into level shifter 280. Comparator 284 may compare a ground reference voltage from ground terminal 282 and the level shifted voltage from level shifter 280. BDSR 288 may count the comparison as a series of bits. Each bit number increase or decrease in the series of bits may correspond to a comparison that has occurred over one increased rate clock cycle from fast clock 292. In one embodiment, AND gate 286 may connect fast clock 292 and system clock 294 to BDSR 288. Regulation and transition circuit 270 may then output the series of dynamic turn-on resistance control signals from terminal 260a.
The increased clock rate of fast clock 292 may be substantially equal to an integer multiple of the rate of system clock 294, for example. The number of bits in the series of bits in BDSR 268 may correspond to the integer multiple of the increased clock rate from fast clock 292 over the system clock rate from system clock 294.
Regulation and transition circuit 270 may also include control signal processing block 287, which may be connected to both system clock 294 and fast clock 292. The output of control signal processing block 287 may operate at the system clock rate of system clock 294. AND gate 289 may further output a reprocessed signal from both control signal processing block 287 and system clock 294 to terminals 260b and 260d.
The exemplary embodiments of multi-mode charge pump 100 in
It is noted that certain details and features that are apparent to a person of ordinary skill in the art have been left out of flowcharts 300, 420, 460, and 540. For example, a step may comprise one or more substeps as known in the art. Moreover, while steps 320 through 360 in flowchart 300, steps 422 and 424 in flowchart 420, steps 462 through 466 in flowchart 460, and steps 542 through 548 in flowchart 540 are sufficient to describe one embodiment of the present invention, other embodiments of the invention may utilize steps different from those shown in flowcharts 300, 420, 460, and 540.
Referring first to
Flowchart 420 in
Moving to step 424 of flowchart 420 in
Returning to flowchart 300, step 340 of flowchart 300 comprises selectably enabling a second pumping circuit using a smooth transition sequence. Returning to
Flowchart 540 in
Turning to
Moving to step 544 in
Steps 546 and 548 of flowchart 540 in
The multi-mode charge pump of the present invention may also employ dynamic turn-on resistance control during a transition from full-voltage mode to half-voltage mode. Turning to step 548 of flowchart 540 in
Returning to
After regulation circuit 160 has enabled switching group 126, regulation circuit 160 may also close switch 132. As shared flyback capacitor 140 and negative holding capacitor 142 are connected in parallel, the magnitude of negative output voltage 112 may become less than the magnitude of the voltage provided be voltage source 150. The voltage across shared flyback capacitor 140 may also fall to the point of being unable to supply the load current of the charge pump. After activation of switches in switching group 126, regulation circuit 160 may fully transition into the half-voltage mode by disabling switching group 122, and enabling switches 130 and 124.
The operation of the charge pumping circuit in the second voltage mode, e.g., half-voltage mode, will now be described. Returning to flowchart 300 in
Regulation circuit 160 may employ a three-phase regulation scheme to operate the half-voltage circuit to provide negative output voltage 112 and positive output voltage 114, both produced by a corresponding plurality of discharge sequences of shared flyback capacitor 140.
Flowchart 460 in
Turning to step 464 of flowchart 460 in
Turning to step 466 of flowchart 460 in
The power efficient multi-mode charge pump presents reliable and stable capacitor charge and discharge sequences. When reducing charge across the shared flyback capacitor, substantially no charge is leaked into the power supply. In addition, the charge and discharge sequences of the shared flyback capacitor do not cause output voltage variations and are not easily affected by voltage source fluctuations.
The multi-mode charge pump also provides a number of specific voltage levels that are readily accessible by circuits such as Class-G amplifiers. A Class-G amplifier can use a multi-mode charge pump to access at least a positive full output voltage, a negative full output voltage, a positive half output voltage, and a negative half output voltage. The multi-mode charge pump requires only one flyback capacitor and no inductors. The multi-mode charge pump is readily adaptable to mobile communications devices drawing power from a battery.
From the above description, it is manifest that various techniques can be used for implementing the concepts of the present invention without departing from its scope. Moreover, while the invention has been described with specific reference to certain embodiments, a person of ordinary skill in the art would recognize that changes could be made in form and detail without departing from the spirit and the scope of the invention. The described embodiments are to be considered in all respects as illustrative and not restrictive. It should also be understood that the invention is not limited to the particular embodiments described herein, but is capable of many rearrangements, modifications, and substitutions without departing from the scope of the invention.
Galal, Sherif, Zheng, Tay Hui, Brooks, Todd L.
Patent | Priority | Assignee | Title |
10483843, | Aug 04 2014 | Skyworks Solutions, Inc. | Apparatus and methods for multi-mode charge pumps |
10680516, | Aug 04 2014 | Skyworks Solutions, Inc. | Apparatus and methods for multi-mode charge pumps |
10686414, | Dec 27 2017 | MEDIATEK INC. | Load-adaptive class-G amplifier for low-power audio applications |
9564794, | Dec 04 2013 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | System, apparatus, and method for a ping-pong charge pump |
9729048, | Aug 04 2014 | Skyworks Solutions, Inc. | Apparatus and methods for charge pumps for radio frequency systems |
Patent | Priority | Assignee | Title |
6456153, | May 04 2000 | Texas Instruments Incorporated | Method and apparatus for a regulated power supply including a charge pump with sampled feedback |
6693483, | Apr 11 2000 | Infineon Technologies AG | Charge pump configuration having closed-loop control |
6813331, | Jun 02 2003 | AU Optronics Corp. | Bi-directional shift-register circuit |
7286072, | Feb 15 2005 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Analog-to digital converter and analog-to digital conversion apparatus |
7714763, | Dec 11 2007 | Hynix Semiconductor, Inc. | Circuit and method for preventing bang-bang error, calibration circuit including the circuit, and analog-to-digital converter including the circuit |
7804437, | Nov 26 2007 | Samsung Electronics Co., Ltd. | Analog-to-digital converter for accumulating reference voltages successively divided by two |
7907078, | Feb 16 2009 | Fujitsu Limited | Analog-to-digital converter and analog to-digital conversion method |
20060244513, | |||
20080150619, | |||
20080150620, | |||
20090135041, | |||
20090219081, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 27 2010 | GALAL, SHERIF | Broadcom Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025109 | /0780 | |
Aug 27 2010 | BROOKS, TODD L | Broadcom Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025109 | /0780 | |
Aug 27 2010 | ZHENG, TAY HUI | Broadcom Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025109 | /0780 | |
Sep 08 2010 | Broadcom Corporation | (assignment on the face of the patent) | / | |||
Feb 01 2016 | Broadcom Corporation | BANK OF AMERICA, N A , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 037806 | /0001 | |
Jan 19 2017 | BANK OF AMERICA, N A , AS COLLATERAL AGENT | Broadcom Corporation | TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS | 041712 | /0001 | |
Jan 20 2017 | Broadcom Corporation | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 041706 | /0001 | |
May 09 2018 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | MERGER SEE DOCUMENT FOR DETAILS | 047230 | /0910 | |
Sep 05 2018 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | CORRECTIVE ASSIGNMENT TO CORRECT THE ERROR IN RECORDING THE MERGER IN THE INCORRECT US PATENT NO 8,876,094 PREVIOUSLY RECORDED ON REEL 047351 FRAME 0384 ASSIGNOR S HEREBY CONFIRMS THE MERGER | 049248 | /0558 | |
Sep 05 2018 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | CORRECTIVE ASSIGNMENT TO CORRECT THE EFFECTIVE DATE OF THE MERGER PREVIOUSLY RECORDED AT REEL: 047230 FRAME: 0910 ASSIGNOR S HEREBY CONFIRMS THE MERGER | 047351 | /0384 |
Date | Maintenance Fee Events |
Mar 09 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 07 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 09 2017 | 4 years fee payment window open |
Mar 09 2018 | 6 months grace period start (w surcharge) |
Sep 09 2018 | patent expiry (for year 4) |
Sep 09 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 09 2021 | 8 years fee payment window open |
Mar 09 2022 | 6 months grace period start (w surcharge) |
Sep 09 2022 | patent expiry (for year 8) |
Sep 09 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 09 2025 | 12 years fee payment window open |
Mar 09 2026 | 6 months grace period start (w surcharge) |
Sep 09 2026 | patent expiry (for year 12) |
Sep 09 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |