Based upon a detection voltage VL that develops between ISEN+ and ISEN− terminals, a current detection circuit detects a coil current IL that flows through an inductor. A measurement circuit is connected to an inductor, and measures an inductance value L and a dc resistance value Rdc of the inductor in a calibration operation before normal operation of a dc/DC converter. Based upon the inductance value L and the dc resistance value Rdc thus measured, the current detection circuit detects the coil current IL using the detection voltage VL.

Patent
   8836305
Priority
Feb 02 2012
Filed
Jan 28 2013
Issued
Sep 16 2014
Expiry
Jan 28 2033
Assg.orig
Entity
Large
4
25
currently ok
1. A dc/DC converter comprising:
an input line via which a dc input voltage is to be supplied;
an output line via which a load is to be connected;
a switching transistor and a synchronous rectification transistor sequentially arranged in series between the input line and a ground line;
an inductor having its one end connected to a switching node which is a connection node that connects the switching transistor and the synchronous rectification transistor, and having its another end connected to the output line;
an output capacitor connected to the output line; and
a control circuit configured to perform switching of the switching transistor and the synchronous rectification transistor, wherein the control circuit comprises:
a pulse modulator configured to generate a pulse signal having a duty cycle adjusted such that a dc output voltage that develops at the output line matches a predetermined target voltage;
a driver circuit configured to perform switching of the switching transistor and the synchronous rectification transistor according to the pulse signal;
a first detection terminal connected to the switching node;
a second detection terminal connected to the output line;
a measurement circuit connected to the inductor via the first detection terminal and the second detection terminal, and configured to measure an inductance value and a dc resistance value of the inductor during calibration, before normal operation of the dc/DC converter; and
a current detection circuit configured to detect, in normal operation, a current that flows through the inductor based upon a detection voltage that develops between the first detection terminal and the second detection terminal, using the inductance value and the dc resistance value thus measured.
11. An electronic device comprising:
a processor; and
a dc/DC converter configured to supply a power supply voltage to a power supply terminal of the processor, wherein the dc/DC converter comprises:
an input line via which a dc input voltage is to be supplied;
an output line via which the processor is to be connected;
a switching transistor and a synchronous rectification transistor sequentially arranged in series between the input line and a ground line;
an inductor having its one end connected to a switching node which is a connection node that connects the switching transistor and the synchronous rectification transistor, and having its another end connected to the output line;
an output capacitor connected to the output line; and
a control circuit configured to perform switching of the switching transistor and the synchronous rectification transistor, and wherein the control circuit comprises:
a pulse modulator configured to generate a pulse signal having a duty cycle adjusted such that a dc output voltage that develops at the output line matches a predetermined target voltage;
a driver circuit configured to perform switching of the switching transistor and the synchronous rectification transistor according to the pulse signal;
a first detection terminal connected to the switching node;
a second detection terminal connected to the output line;
a measurement circuit connected to the inductor via the first detection terminal and the second detection terminal, and configured to measure an inductance value and a dc resistance value of the inductor in calibration, before normal operation of the dc/DC converter; and
a current detection circuit configured to detect, in normal operation, a current that flows through the inductor based upon a detection voltage that develops between the first detection terminal and the second detection terminal, using the inductance value and the dc resistance value thus measured.
2. A dc/DC converter according to claim 1, wherein the current detection circuit comprises:
an RC low-pass filter configured to perform filtering of the detection voltage during normal operation; and
a current detection unit configured to detect a current that flows through the inductor based upon an output voltage of the RC low-pass filter and the measured dc resistance value,
wherein, during normal operation, a time constant CR of the RC low-pass filter is set to be equal to a ratio L/Rdc between the inductance value L and the dc resistance value Rdcd.
3. A dc/DC converter according to claim 2, wherein the current detection unit is configured to correct, using a predetermined correction function, a measured current that flows through the inductor.
4. A dc/DC converter according to claim 2, wherein, with the inductance value and the dc resistance value measured by the measurement circuit as L0 and RDC0, respectively, and with a predetermined correction function of FCMP(x), the time constant CF×RF of the RC low-pass filter is set to a value represented by CF×RF=L0/RDC0, and wherein the current detection unit is configured to calculate a current that flows through the inductor according to IL=VC/{RDC0×(1+FCMP(x))}.
5. A dc/DC converter according to claim 2, wherein the RC low-pass filter comprises a variable resistor, and wherein the resistance value of the variable resistor is adjusted according to the inductance value L and the dc resistance value Rdc.
6. A dc/DC converter according to claim 3, wherein the RC low-pass filter comprises a variable resistor, and and wherein the resistance value of the variable resistor is adjusted according to the inductance value L and the dc resistance value Rdc.
7. A dc/DC converter according to claim 4, wherein the RC low-pass filter comprises a variable resistor, and wherein the resistance value of the variable resistor is adjusted according to the inductance value L and the dc resistance value Rdc.
8. A dc/DC converter according to claim 1, wherein, with the inductance value and the dc resistance value measured by the measurement circuit as L0 and RDC0, respectively, with a predetermined function as FCMP(x), and with s=j×2πFSW (where FSW represents a switching frequency of the dc/DC converter), the current detection unit is configured to calculate an inductor current according to IL=VL/{RDC0+s×L0+FCMP(x)}.
9. A dc/DC converter according to claim 1, wherein, when the dc resistance value is greater than a predetermined threshold value, the control circuit is configured to judge that a disconnection fault has occurred.
10. A dc/DC converter according to claim 1, wherein the driver circuit is arranged as an external component of the control circuit.

1. Field of the Invention

The present invention relates to a DC/DC converter.

2. Description of the Related Art

Electronic devices such as personal computers, dedicated game consoles, etc., employ a DC/DC converter (switching regulator) configured to step down a DC voltage having a given level to an optimum level for a load. FIG. 1 is a circuit diagram which shows a configuration of a DC/DC converter investigated by the present inventors.

A DC/DC converter 10r receives a DC input voltage VIN via its input line LIN, steps down the DC input voltage VIN thus received so as to stabilize its level to a predetermined target level, and supplies the DC voltage thus stepped down to a load (not shown) connected to an output line LOUT. The DC/DC converter 10 includes a switching transistor M1, a synchronous rectification transistor M2, an inductor L1, an output capacitor C1, a current sensing resistor RCS, and a control IC (Integrated Circuit) 100r.

The switching transistor M1 and the synchronous rectification transistor M2 are each configured as an N-channel MOSFET (Metal Oxide Semiconductor Field Effect Transistor), and are sequentially arranged in series between the input line LIN and a ground line LGND. A connection node that connects the switching transistor M1 and the synchronous rectification transistor M2 will be referred to as “switching node N1”. The inductor L1 and the sensing resistor RCS are arranged in series between the switching node N1 and the output line LOUT. The output capacitor C1 is arranged between the output line LOUT and the ground line LGND. An input capacitor C2 is arranged between the input line LIN and the ground line LGND.

An upper gate (UGATE) terminal and a lower gate (LGATE) terminal are connected to the gate of the switching transistor M1 and the synchronous rectification transistor M2, respectively. A phase terminal (PHASE) is connected to the switching node N1. The output voltage VOUT is divided by resistors R1 and R2. A feedback voltage VFB, which is proportional to the output voltage VOUT, is input to a feedback terminal (FB) of the control IC 100. Current detection terminals (ISEN+ and ISEN−) are respectively connected to the respective terminals of the sensing resistor RCS. A bootstrap capacitor C3 is arranged between the switching node N1 and a boot terminal (BOOT).

The control IC 100r includes a pulse modulator 102, a high-side driver 104, a low-side driver 106, a current detection circuit 108, and a bootstrap switch SW1.

The pulse modulator 102 is configured to generate a pulse signal SPWM having a duty cycle adjusted such that the feedback voltage VFB matches a predetermined reference voltage. The pulse modulator 102 is configured as a known modulator, examples of which include a voltage mode modulator, a peak current mode modulator, an average current mode modulator, a fixed on-time mode modulator, a fixed off-time mode modulator, and a hysteresis control modulator. The high-side driver 104 and the low-side driver 106 are configured to perform switching of the switching transistor M1 and the synchronous rectification transistor M2 in a complementary manner according to the pulse signal SPWM. An upper power supply terminal of the high-side driver 104 is connected to the BOOT terminal, and a lower power supply terminal thereof is connected to the PHASE terminal.

In a case in which the switching transistor M1 is configured an N-channel MOSFET, in order to turn on the switching transistor M1, there is a need to input, to the gate of the switching transistor M1, a high-level voltage VH that is higher than the input voltage VIN. The bootstrap switch SW1 and the bootstrap capacitor C3 constitute a bootstrap circuit configured to generate a high-level voltage VH.

The bootstrap switch SW1 is arranged between a power supply line LVDD of the control IC 100r and the BOOT terminal. The bootstrap switch SW1 is configured as a transistor or a diode. When the switching transistor M1 is off and the synchronous rectification transistor M2 is off, the bootstrap switch SW1 is turned on. When the switching transistor M1 is off and the synchronous rectification transistor M2 is on, the bootstrap switch SW1 is turned on.

When the switching transistor M1 is off, the synchronous rectification transistor M2 is on, and the bootstrap switch SW1 is on, the PHASE terminal is set to the ground voltage VGND, and the BOOT terminal is set to the power supply voltage VDD. In this state, the bootstrap capacitor C3 is charged by the power supply voltage VDD.

When the switching transistor M1 is on, the synchronous rectification transistor M2 is off, and the bootstrap switch SW1 is off, the PHASE terminal is set to the input voltage VIN. Accordingly, the high-level voltage VH that develops at the BOOT terminal is set to (VIN+VDD). The power supply voltage VDD is configured to be higher than the gate-source threshold voltage VTH of the switching transistor M1. Thus, when the high-side driver 104 supplies the high-level voltage VH=VIN+VDD to the gate of the switching transistor M1, the switching transistor M1 is turned on.

The current detection circuit 108 receives, as an input signal, a voltage drop (detection voltage) VS that develops at the sensing resistor RCS. The detection voltage VS is proportional to a coil current IL that flows through the inductor L1. The coil current IL flows in a pulse manner according to switching of the DC/DC converter 10. The load current IOUT is represented by the time average of the coil current IL. The current detection circuit 108 detects the coil current IL based upon the detection voltage VS. The coil current IL thus detected is used by the pulse modulator 102 to generate the pulse signal SPWM, or is used to perform overcurrent protection, and/or is stored in a register after being converted into a digital value. The current value thus stored in the register is used as a reference value by other ICs.

[Patent Document 1]

Japanese Patent Application Laid Open No. 2005-515367

In order to detect the coil current IL with high precision, the DC/DC converter 10r shown in FIG. 1 requires a sensing resistor RCS as an external component. This leads to a problem of an increased circuit area for mounting such an external component and increased costs.

The present invention has been made in order to solve such a problem. Accordingly, it is an exemplary purpose of an embodiment of the present invention to provide a DC/DC converter which allows the required circuit area and/or costs to be reduced.

An embodiment of the present invention relates to a DC/DC converter. The DC/DC converter comprises: an input line via which a DC input voltage is to be supplied; an output line via which a load is to be connected; a switching transistor and a synchronous rectification transistor sequentially arranged in series between the input line and a ground line; an inductor arranged such that one end thereof is connected to a switching node which is a connection node that connects the switching transistor and the synchronous rectification transistor, and another end thereof is connected to the output line; an output capacitor connected to the output line; and a control circuit configured to perform switching of the switching transistor and the synchronous rectification transistor. The control circuit comprises: a pulse modulator configured to generate a pulse signal having a duty cycle adjusted such that a DC output voltage that develops at the output line matches a predetermined target voltage; a driver circuit configured to perform switching of the switching transistor and the synchronous rectification transistor according to the pulse signal; a first detection terminal connected to the switching node; a second detection terminal connected to the output line; and a current detection circuit configured to detect, in normal operation, a current that flows through the inductor based upon a detection voltage that develops between the first detection terminal and the second detection terminal, using a measured inductance value and a measured DC resistance value.

The DC resistance value RDC and the inductance value L of the inductor vary with variation in its components. In order to solve such a problem, a measurement circuit is provided to the control circuit, and the DC resistance value and the inductance value are measured before normal operation. Subsequently, a parameter for the current detection circuit is individually set for each control circuit based upon the measurement result. Thus, such an arrangement is capable of detecting the coil current without a need to provide a sensing resistor for current detection, thereby allowing the circuit area and/or costs to be reduced.

Also, the current detection circuit may comprise: an RC low-pass filter configured to perform filtering of the detection voltage VL across the inductor during normal operation; and a current detection unit configured to detect a current that flows through the inductor based upon an output voltage VC of the RC low-pass filter and the DC resistance value RDC. Also, during normal operation, the time constant CF×RF of the RC low-pass filter may be set to be equal to a ratio L/RDC between the inductance value L and the DC resistance value RDC.

The detection voltage that develops between the respective terminals of the inductor is represented by the sum of the voltage drop across the inductance component and the voltage drop across the DC resistance component. Such an embodiment is capable of eliminating the voltage drop across the inductance component. Thus, such an arrangement is capable of detecting the current that flows through the inductor, based upon the voltage drop across the DC resistance component.

Also, with the inductance value and the DC resistance value measured by the measurement circuit as L0 and RDC0, respectively, the time constant CF×RF of the RC low-pass filter may be set a value represented by CF×RF=L0/RDC0. Also, with a correction function as FCMP(X), and with the output of the RC low-pass filter as VC, the current detection unit may be configured to calculate a coli current IL according to IL=VC/{RDC0×(1+FCMP(x))}.

The correction function FCMP(x) may be a function using at least one from among the temperature, the current that flows through the inductor, and the switching frequency as a parameter.

Alternatively, the coil current IL may be directly calculated according to the following Expression using the detection voltage VL that develops between the respective terminals of the inductor without involving such an RC low-pass filter.
IL=VL/{RDC0+s×L0+FCMP(x)}

Here, s=jω, where w represents the switching frequency (ω=2πFSW) of the DC/DC converter.

The inductance value L and the DC resistance value RDC of the inductor vary with variation in the temperature, the current that flows through the inductor, and the switching frequency. Accordingly, if the time constant of the RC low-pass filter is set to a fixed value regardless of variation in the inductance value and the DC resistance value, such an arrangement leads to a problem of poor current detection precision. In order to solve such a problem, by providing the correction function FCMP(x) so as to cancel out the variation in the inductance value and the DC resistance value, such an arrangement provides high-precision current detection.

Also, the RC low-pass filter may comprise a variable resistor. Also, the resistance value of the variable resistor may be adjusted according to the inductance value L and the DC resistance value RDC.

Also, when the DC resistance value is greater than a predetermined threshold value, the control circuit may be configured to judge that a disconnection fault has occurred.

In a case in which a fault has occurred in the mounting of the inductor, e.g., in a case in which an open fault has occurred, the DC resistance value thus measured exhibits a very large value. Thus, such an arrangement is capable of detecting a fault in the mounting of the inductor based upon the DC resistance value.

It is to be noted that any arbitrary combination or rearrangement of the above-described structural components and so forth is effective as and encompassed by the present embodiments. Moreover, this summary of the invention does not necessarily describe all necessary features so that the invention may also be a sub-combination of these described features.

Embodiments will now be described, by way of example only, with reference to the accompanying drawings which are meant to be exemplary, not limiting, and wherein like elements are numbered alike in several Figures, in which:

FIG. 1 is a circuit diagram which shows a configuration of a DC/DC converter investigated by the present inventors;

FIG. 2 is a circuit diagram which shows a configuration of a DC/DC converter according to an embodiment;

FIG. 3 is a circuit diagram which shows a current detection circuit and a peripheral circuit thereof included in a control IC;

FIG. 4 is a block diagram which shows a configuration of an electronic device mounting a DC/DC converter; and

FIGS. 5A and 5B are circuit diagrams each showing a configuration of a control IC according to a modification.

The invention will now be described based on preferred embodiments which do not intend to limit the scope of the present invention but exemplify the invention. All of the features and the combinations thereof described in the embodiment are not necessarily essential to the invention.

In the present specification, the state represented by the phrase “the member A is connected to the member B” includes a state in which the member A is indirectly connected to the member B via another member that does not affect the electric connection therebetween, in addition to a state in which the member A is physically and directly connected to the member B.

Similarly, the state represented by the phrase “the member C is provided between the member A and the member B” includes a state in which the member A is indirectly connected to the member C, or the member B is indirectly connected to the member C via another member that does not affect the electric connection therebetween, in addition to a state in which the member A is directly connected to the member C, or the member B is directly connected to the member C.

FIG. 2 is a circuit diagram which shows a configuration of a DC/DC converter 10 according to an embodiment. The DC/DC converter 10 has the same topology as that shown in FIG. 1, including the switching transistor M1, the synchronous rectification transistor M2, the inductor L1, and the output capacitor C1. The point of difference between the DC/DC converter 10 and that shown in FIG. 1 is that the sensing resistor RCS shown in FIG. 1 is omitted from the DC/DC converter 10 shown in FIG. 2.

The control IC 100 is configured as a function IC monolithically integrated on a single semiconductor substrate. The pulse modulator 102 generates a pulse signal SPWM having a duty cycle adjusted such that the DC output voltage VOUT that develops at the output line LOUT matches a predetermined target voltage. The configuration of the pulse modulator 102 is not restricted in particular. Examples of known modulators that can be employed as the pulse modulator 102 include a voltage mode modulator, a peak current mode modulator, an average current mode modulator, a fixed on-time mode modulator, a fixed off-time mode modulator, and a hysteresis control modulator.

The high-side driver 104 and the low-side driver 106 are configured to perform switching of the switching transistor M1 and the synchronous rectification transistor M2 in a complementary manner according to the pulse signal SPWM. In order to prevent the switching transistor M1 and the synchronous rectification transistor M2 from being turned on at the same time, i.e., in order to prevent a through current from flowing, dead time may be inserted between the on time of the switching transistor M1 and the on time of the synchronous rectification transistor M2. The bootstrap capacitor C3 and the bootstrap switch SW1 are configured to generate a high-level voltage VH to be applied to the high-side driver 104.

The first current detection terminal (ISEN+) of the control IC 100 is connected to the switching node N1, and its second current detection terminal (ISEN−) is connected to the output line LOUT. That is to say, the ISEN+ terminal and the ISEN− terminal are respectively connected to the respective ends of the inductor L1.

The inductor L1 has an inductance component L and a DC resistance component RDC. With the coil current flowing through the inductor L1 as IL, the voltage drop (which will also be referred to as the “detection voltage”) VL across the inductor L1, as represented by the following Expression (1).
VL=(s×L+RDCIL  (1)

Here, s=jω, where ω represents the switching frequency (ω=2πFSW) of the DC/DC converter 10. The detection voltage VL is input in the form of a voltage between the ISEN+ terminal and the ISEN− terminal.

Based upon the detection voltage VL, the control IC 100 detects the current IL that flows through the inductor L1. In order to provide such a function, the control IC 100 includes a measurement circuit 120 and memory 130, in addition to the control IC 100r shown in FIG. 1.

In a case in which the inductance L, the DC resistance component RDC, and the switching frequency w are each configured as a known value, the coil current IL can be calculated using Expression (1). During normal operation of the DC/DC converter 10, the current detection circuit 108 detects the coil current IL based upon the detection voltage VL that develops between the ISEN+ terminal and the ISEN− terminal. Description will be made later regarding a suitable configuration of the current detection circuit 108. The circuit format and the algorithm of the current detection circuit 108 are not restricted in particular.

The DC/DC converter 10 is calibrated before its normal operation. The measurement circuit 120 is connected between the respective ends of the inductor L1 via the ISEN+ terminal and the ISEN− terminal. In the calibration operation, the measurement circuit 120 measures the inductance value L and the DC resistance value RDC of the inductor L1.

For example, by measuring the current I while applying a predetermined DC test voltage VTEST between the ISEN+ and ISEN− terminals, the DC resistance value RDC is measurable by calculating VTEST/I. In this case, the measurement circuit 120 may be configured including a constant voltage source and an ammeter.

Alternatively, by measuring the voltage V that develops between the ISEN+ and ISEN− terminals while supplying a predetermined DC test current ITEST to the inductor L1 via the ISEN+ and ISEN− terminals, the DC resistance value RDC is measurable by calculating V/ITEST. In this case, the measurement circuit 120 may be configured including a constant current source and a voltmeter.

By measuring the current I while applying an AC test voltage VTEST between the ISEN+ and ISEN− terminals, and by eliminating the DC component from the current I, the inductance value L of the inductor L1 is measurable by calculating VTEST/I. In this case, the measurement circuit 120 may be configured including an AC voltage source and an ammeter.

Alternatively, by measuring the voltage V that develops between the ISEN+ and ISEN− terminals while supplying an AC test current ITEST to the inductor L1 via the ISEN+ and ISEN− terminals, the inductance value L is measurable by calculating V/ITEST. In this case, the measurement circuit 120 may be configured including an AC current source and a voltmeter.

The configuration of the measurement circuit 120 is not restricted in particular and the measurement circuit 120 may be configured as a known circuit, which can be readily understood by those skilled in this art.

The DC resistance value RDC and the inductance value L thus measured by the measurement circuit 120 are each converted into a digital value, and are stored in the memory 130. The memory 130 may be configured as a register or nonvolatile memory. The memory 130 stores a correction function FCMP described later.

By transforming Expression (1), the following Expression (2) can be obtained.
IL=VL/(s×L+RDC)  (2)

The current detection circuit 108 accesses the memory 130 during normal operation, and calculates the coil current IL based upon the detection voltage VL according to Expression (2) using the inductance value L and the DC resistance value RDC stored in the memory 130.

The above is the basic configuration of the DC/DC converter 10 according to the embodiment.

The inductance L and the DC resistance value RDC of the inductor L1 vary with variation in its components. In order to solve such a problem, the measurement circuit 120 is provided to the control IC 100. By measuring the DC resistance value RDC and the inductance value L of the inductor, and by individually setting the parameters of the current detection circuit 108 for each control circuit based upon the measurement result, such an arrangement is capable of detecting the coil current IL without the need to provide such a sensing resistor RCS for current detection, thereby allowing the circuit area and/or costs to be reduced.

The coil current IL thus detected can be used for various kinds of signal processing performed by the control IC 100 or its external circuit.

For example, in a case in which the pulse modulator 102 is configured as a current mode modulator, the coil current IL thus detected is input to the pulse modulator 102. With such an arrangement, the duty cycle of the pulse signal SPWM is adjusted according to the coil current IL, in addition to the feedback voltage VFB.

Furthermore, an overcurrent protection circuit 134 compares the coil current IL with a predetermined threshold value. When the coil current IL is greater than the predetermined threshold value, the overcurrent protection circuit 134 executes predetermined overcurrent protection.

Next, description will be made regarding a configuration of the current detection circuit 108 and a method for current detection. FIG. 3 is a circuit diagram which shows the current detection circuit 108 and its peripheral circuit included in the control IC 100.

The current detection circuit 108 includes an RC low-pass filter 110 and a current detection unit 112. The RC low-pass filter 110 receives a detection voltage VL, and performs filtering of the detection voltage VL during normal operation. The RC low-pass filter 110 includes a resistor RF and a capacitor CF. The output voltage VC of the RC low-pass filter 110 is represented by the following Expression (3).
VC=1/(1+s×CF×RFVL  (3)

By substituting Expression (3) into Expression (1), the following Expression (4) is obtained.
VC=(1+s×L/RDC)/(1+s×CF×RFRDC×IL  (4)

When the following Expression (5) holds true, VC can be represented by the following Expression (6) transformed from Expression (4).
(1+s×L/RDC)/(1+s×CF×RF)=1  (5)
VC=RDC×IL  (6)

That is to say, the output voltage VC of the RC low-pass filter 110 matches a voltage obtained by eliminating the voltage drop that occurs due to the inductance L from the detection voltage VL. Thus, the detection voltage VC is equal to the detection voltage VS obtained by the DC/DC converter 10r shown in FIG. 1.

In order to satisfy the conditional expression (5), the following Expression (7) should be satisfied.
CF×RF=L/RDC  (7)

That is to say, the time constant CF×RF of the RC low-pass filter 110 is set to be equal to the ratio L/RDC between the inductance value L and the DC resistance value RDC measured by the measurement circuit 120.

For example, the resistor RF is configured as a variable resistor, and its resistance is adjusted according to the inductance value L and the DC resistance value RDC thus measured such that Expression (7) holds true. The configuration of the resistor RF is not restricted in particular. Rather, the resistor RF may be configured as a known variable resistor.

Also, the capacitor CF may be configured as a variable element, in addition to or otherwise instead of the resistor RF.

As a result of adjustment of the time constant of the RC low-pass filter 110, Expression (6) holds true. In this stage, the current detection unit 112 detects the coil current IL based upon the output voltage VC of the RC low-pass filter 110 and the DC resistance value RDC thus measured.
IL=VC/RDC  (8)

The current detection unit 112 includes an A/D converter 140 and a calculation unit 142, for example.

The A/D converter 140 is configured to convert the output voltage VC of the RC low-pass filter 110 into a digital value DC. The calculation unit 142 is configured to divide the digital value DC(VC) by the DC resistance value RDC stored in the memory 130, so as to generate digital data which represents the coil current IL.

The digital data may be stored in the memory 130. An interface circuit 132 is provided so as to allow an external circuit of the control IC 100 to access the memory 130. For example, the control IC 100 and an external processor are connected to each other via an I2C (Inter IC) bus, which allows the external processor to read out the coil current IL stored in the memory 130.

The detection voltage VL that develops between the respective ends of the inductor L1 is represented by the sum of the voltage drop across the inductance component L and the voltage drop across the DC resistance component RDC. With such a configuration shown in FIG. 3, the voltage drop that occurs due to the inductance component L can be eliminated. Thus, such an arrangement is capable of detecting the coil current based upon the voltage drop across the DC resistance component RDC.

When the DC resistance value RDC thus measured is greater than a predetermined threshold value, a fault judgment unit 122 judges that a fault has occurred in the mounting of the inductor L1 (disconnection malfunction). In a case in which a fault occurs in the mounting of the inductor L1, e.g., in a case in which an open fault occurs, the DC resistance value RDC thus measured exhibits a very large value. With such a DC/DC converter 10r shown in FIG. 1, there is a need to perform an additional test operation in order to detect whether or not a fault has occurred in the mounting of the inductor L1. In contrast, with the control IC 100 according to the embodiment, such an arrangement is capable of detecting a fault in the mounting of the inductor L1 based upon the DC resistance value RDC.

Next, description will be made regarding the correction function FCMP.

The inductance value L of the inductor L1 varies depending on the temperature T and the current IL that flows through the inductor L1. The inductance value L in the actual operation is represented by the following Expression (9) using the inductance value L0 measured in the calibration and the variation ΔL from the inductance value L0.
L=L0+ΔL  (9)

The term (1+s×L/RDC)/(1+s×CF×RF) in Expression (4) will be represented by coefficient A. In a case in which the time constant CR of the RC low-pass filter 110 is set to L0/RDC, the following Expression (10) is obtained.

A = { 1 + s × ( L 0 + Δ L ) / R D C } / ( 1 + s × L 0 / R D C ) = 1 + s × Δ L / R D C / { 1 + s × L 0 / R D C } ( 10 )

When s×L0>>RDC holds true, the following Expression (11) is obtained.
A≈1+ΔL/L0

That is to say, if the inductance value L varies by 10%, the coefficient A varies by 10%. This leads to 10% variation in the coil current IL which is measured by the current detection circuit 108, resulting in degradation of current detection precision. Similarly, if the DC resistance value RDC varies, the coefficient A varies, leading to degradation of current detection precision.

In order to solve such a problem, correction functions FL and FR are provided for the inductance value L and the DC resistance value RDC, respectively.
L(x)=L0×(1+FL(x))  (11)
RDC(x)=RDC0×(1+FR(x))  (12)

Here, RDC0 represents the DC resistance value measured in the calibration. The parameter x corresponds to at least one from among the temperature T, coil current IL, and frequency s. For example, in a case in which the inductor has marked temperature dependency, the correction function FL is defined with the temperature T as the parameter. In a case in which the DC resistance value has great dependence on the coil current IL, the correction function FR is defined with the coil current IL as the parameter.

The following Expression (13) is obtained based upon Expressions (11), (12), and (4).
VC/IL={s×L0(1+FL(x))+RDC0(1+FR(x))}/(1+s×CF×RF)  (13)

By determining RF and CF such that the relation expression L0/RDC0=RF×CF is satisfied, the relation expression L0=RDC0×RF×CF holds true. By substituting the relation expression thus obtained into Expression (13), the following Expression (14) is obtained.
VC/IL={s×RDC0×RF×CF(1+FL(x))+RDC0(1+FR(x))}/(1+s×CF×RF)  (14)

By dividing both sides of Expression (14) by RDC0, the following Expression (15) is obtained.

V C / ( I L × R D C 0 ) = 1 + [ { F R ( x ) + s × R F × C F × F L ( x ) } / ( 1 + s × C F × R F ) ] = 1 + [ { F R ( x ) + s × L 0 / R D C 0 × F L ( x ) } / ( 1 + s × L 0 / R D C 0 ) ] ( 15 )

Thus, by defining the correction function FCMP(x) using the following Expression (16), and by correcting the current value IL=VC/RDC0 according to the following Expression (17), such an arrangement is capable of canceling out the variation in the inductance value L or the variation in the DC resistance value RDC, thereby providing high-precision current detection.
FCMP(x)≡{FR(x)+s×L0/RDC0×FL(x)}/(1+s×L0/RDC0)]  (16)
IL=VC/{RDC0×(1+FCMP(x))}  (17)

Specifically, by providing the correction function FCMP(X) to the calculation unit 142 in addition to the DC resistance value RDC, and by performing calculation according to Expression (17), the current IL can be calculated.

Here, when the relation expression s×L0>>RDC holds true, the term FR(x) is negligible. In this case, the relation expression FCMP(x)≈FL(x) holds true. Thus, the current value IL can be calculated according to the following Expression (18).
IL=VC/{RDC0×(1+FL(x))}  (18)

Alternatively, as another approach, the coil current IL can be calculated based upon the detection voltage VL that develops between the respective ends of the inductor without involving the RC low-pass filter 110. By substituting Expressions (11) and (12) into Expression (1), the following Expression (19) is obtained.
VL=IL×(RDC0+s×L0+RDC0×FR(x)+s×L0×FL(x))  (19)

By defining the correction function FCMP(x) as the following Expression (20), it can be understood that the current value IL can be calculated according to the following Expression (21).
FCMP(x)≡RDC0×FR(x)+s×L0×FL(x)  (20)
IL=VL/{RDC0+S×L0+FCMP(x)}  (21)

Alternatively, an arrangement may be made in which the actual inductance value L and the actual resistance value RDC are calculated based upon Expressions (11) and (12) using the measured inductance value L0 and the measured resistance value RDC0, the time constant of the RC low-pass filter 110 is set based upon the calculation result, and the current detection unit 112 calculates the current IL according to Expression (8).

Next, description will be made regarding an example application of the DC/DC converter 10. FIG. 4 is a block diagram which shows a configuration of an electronic device 1 mounting the DC/DC converter 10. The electronic device 1 may be configured as a dedicated game console or otherwise a computer. A rectifier circuit 12 rectifies a commercial AC voltage VAC, and performs smoothing of the voltage thus rectified, so as to generate a DC voltage VDC. An electric-insulating DC/DC converter 14 steps down the DC voltage VDC so as to generate an input voltage VIN. The DC/DC converter 10 is configured to step down the input voltage VIN, and to supply an output voltage VOUT to a power supply terminal of a load, e.g., a processor 16.

The DC/DC converter 10 and the processor 16 are connected to each other via an I2C bus 18. As described above, the data which represents the coil current IL measured by the DC/DC converter 10 is stored in the memory 130. The processor 16 is configured to access the memory 130 included in the DC/DC converter 10, and to acquire the its own load state based upon the coil current IL. For example, according to the coil current IL, the processor 16 may change the setting value of the output voltage, or may enter the power save mode.

Description has been made regarding the present invention with reference to the embodiment. The above-described embodiment has been described for exemplary purposes only, and is by no means intended to be interpreted restrictively. Rather, it can be readily conceived by those skilled in this art that various modifications may be made by making various combinations of the aforementioned components or processes, which are also encompassed in the technical scope of the present invention. Description will be made below regarding such modifications.

FIGS. 5A and 5B are circuit diagrams each showing a configuration of a control IC 100 according to a modification. With a control IC 100a shown in FIG. 5A, the PHASE terminal is able to share the terminal used as the ISEN+ terminal. Such a configuration allows the number of pins of the control IC 100 to be reduced by one, thereby allowing its circuit area to be further reduced.

In FIG. 5B, a voltage detection (VSEN) terminal is provided to a control IC 100b, in addition to the FB terminal. The voltage at the VSEN terminal is used for overvoltage protection, for example. With such a control IC 100b including such a VSEN terminal, the VSEN terminal may also share the terminal used as the ISEN− terminal. Such a configuration allows the number of pins of the control IC 100 to be reduced by one, thereby allowing the circuit area to be further reduced.

The arrangement shown in FIG. 5A may be combined with the arrangement shown in FIG. 5B. That is to say, the PHASE terminal may also share the terminal used as the ISEN+ terminal, and the VSEN terminal may also share the terminal used as the ISEN− terminal.

Description has been made in the embodiment regarding an arrangement in which the switching transistor M1 is configured as an N-channel MOSFET. Also, a P-channel MOSFET may be employed, instead of such a switching transistor M1. In this case, the PHASE terminal, the bootstrap capacitor C3, and the switch SW1 may be omitted.

Description has been made with reference to FIG. 3 regarding an arrangement in which the coil current IL is detected by means of digital signal processing. Also, the current detection unit 112 may be configured as an analog circuit.

The A/D converter 140 may be arranged as an upstream stage of the RC low-pass filter 110. Also, the RC low-pass filter 110 may be configured as a digital filter.

Description has been made in the embodiment regarding an arrangement in which the high-side driver 104 and the low-side driver 106 are each configured as a built-in component included in the control IC 100. Also, such drivers may each be configured as an external component of the control IC 100.

The form of the correction function FCMP is not restricted to such a form represented by Expression (16). Also, the correction function FCMP may be defined in various forms, which can be readily understood by those skilled in this art.

While the preferred embodiments of the present invention have been described using specific terms, such description is for illustrative purposes only, and it is to be understood that changes and variations may be made without departing from the spirit or scope of the appended claims.

Sasao, Kazuki, Mitsui, Kazuaki

Patent Priority Assignee Title
11018588, Jun 07 2016 SONY INTERACTIVE ENTERTAINMENT INC DC/DC converter
12057775, Mar 18 2021 Rohm Co., Ltd. Current detection circuit, synchronous rectification type DC/DC buck converter and control circuit thereof
9231478, Jul 03 2013 SONY INTERACTIVE ENTERTAINMENT INC Step-down direct-current to direct-current converter, controller and control method thereof, and electronic apparatus using same
9350347, Nov 12 2013 GREEN SOLUTION TECHNOLOGY CO., LTD. Level shift circuit and DC-DC converter for using the same
Patent Priority Assignee Title
5982160, Dec 24 1998 Intersil Americas, Inc DC-to-DC converter with inductor current sensing and related methods
6469481, Dec 25 1998 Kabushiki Kaisha Toyoda Jidoshokki Seisakusho Parallel RC current detection circuit and DC/DC converter with a parallel RC current detection circuit
6952093, Nov 07 2003 National Semiconductor Corporation Adaptive small-signal compensation for switching regulators
7109693, Jun 07 2002 Renesas Electronics Corporation; NEC Electronics Corporation Switching power supply device and switching power supply system
7118316, Dec 29 2001 A RAYMOND & CIE Fixing element for inserting into a longitudinal cavity of a carrier plate
7315153, Sep 10 2003 Renesas Electronics Corporation Switching power supply in an integrated circuit having a comparator with two threshold values, a synchronization input and output, voltage feedback and efficient current sensing
7358710, Apr 18 2006 Dell Products L.P. Temperature-compensated inductor DCR dynamic current sensing
7554409, Sep 27 2007 Cirrus Logic, Inc. Over-current protection circuit and method for protecting switching power amplifier circuits
7615973, Feb 17 2007 ABLIC INC Adder and current mode switching regulator
7696738, Sep 15 2006 MUFG UNION BANK, N A Method and circuit for controlling DC-DC converter
7728573, Oct 24 2005 DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT DC-DC converter controller having optimized load transient response and method thereof
7733074, Nov 10 2006 MUFG UNION BANK, N A Control circuit of current mode DC-DC converter and control method of current mode DC-DC converter
7759912, May 13 2008 Micrel, Inc. Adaptive compensation scheme for LC circuits in feedback loops
7764053, Dec 14 2006 INTERSIL AMERICAS LLC System and method to calculate initial duty cycle
8004263, Jun 25 2008 RICOH ELECTRONIC DEVICES CO , LTD Switching regulator
8558479, Aug 10 2007 Rohm Co., Ltd. Driving device
8638532, Feb 16 2007 INTERSIL AMERICAS LLC System and method for programming and controlling over current trip point limits in voltage regulators
8669934, Sep 07 2010 ROHM CO , LTD Driving circuit for light emitting device with overcurrent protection
20050141984,
20060234668,
20060275099,
JP2000193687,
JP2000227808,
JP2005515367,
JP2006287900,
///////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Dec 25 2012SASAO, KAZUKISony Computer Entertainment IncASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0297050027 pdf
Dec 25 2012MITSUI, KAZUAKISony Computer Entertainment IncASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0297050027 pdf
Jan 28 2013Sony Corporation(assignment on the face of the patent)
Jan 28 2013Sony Computer Entertainment Inc.(assignment on the face of the patent)
Jul 22 2014Sony Computer Entertainment IncSony CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0334360845 pdf
Apr 01 2016Sony Computer Entertainment IncSONY INTERACTIVE ENTERTAINMENT INCCHANGE OF NAME SEE DOCUMENT FOR DETAILS 0437610577 pdf
Aug 25 2017Sony CorporationSONY INTERACTIVE ENTERTAINMENT INCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0437610975 pdf
Date Maintenance Fee Events
May 19 2016ASPN: Payor Number Assigned.
Mar 01 2018M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Mar 02 2022M1552: Payment of Maintenance Fee, 8th Year, Large Entity.


Date Maintenance Schedule
Sep 16 20174 years fee payment window open
Mar 16 20186 months grace period start (w surcharge)
Sep 16 2018patent expiry (for year 4)
Sep 16 20202 years to revive unintentionally abandoned end. (for year 4)
Sep 16 20218 years fee payment window open
Mar 16 20226 months grace period start (w surcharge)
Sep 16 2022patent expiry (for year 8)
Sep 16 20242 years to revive unintentionally abandoned end. (for year 8)
Sep 16 202512 years fee payment window open
Mar 16 20266 months grace period start (w surcharge)
Sep 16 2026patent expiry (for year 12)
Sep 16 20282 years to revive unintentionally abandoned end. (for year 12)