The present invention relates to a through silicon via (TSV). The TSV is disposed in a substrate including a via opening penetrating through a first surface and a second surface of the substrate. The TSV includes an insulation layer, a barrier layer, a buffer layer and a conductive electrode. The insulation layer is disposed on a surface of the via opening. The barrier layer is disposed on a surface of the insulation layer. The buffer layer is disposed on a surface of the barrier layer. The conductive electrode is disposed on a surface of the buffer layer and a remainder of the via opening is completely filled with the conductive electrode. A portion of the buffer layer further covers a surface of the conductive electrode at a side of the second surface and said portion is level with the second surface.
|
1. A through silicon via (TSV) disposed in a substrate having a via opening penetrating through a first surface and a second surface of the substrate, wherein the TSV comprises:
an insulation layer disposed on a surface of the via opening;
a barrier layer disposed on a surface of the insulation layer, wherein the barrier layer comprises Ti/TiN or Ta/TaN;
a buffer layer disposed on a surface of the barrier layer, wherein the buffer layer comprises tungsten; and
a conductive electrode disposed on a surface of the buffer layer and a remainder of the via opening is completely filled with the conductive electrode, wherein a portion of the buffer layer further covers a surface of the conductive electrode at a side of the second surface and said portion is leveled with the second surface, wherein a material of the buffer layer is different from a material of the conductive electrode.
6. A method of forming a through silicon via (TSV), comprising:
providing a substrate having a first surface and a second surface opposite to the first surface;
forming an opening in the substrate from a side of the first surface;
forming an insulation layer on a surface of the opening;
forming a barrier layer on a surface of the insulation layer, wherein the barrier layer comprises Ti/TiN or Ta/TaN;
forming a buffer layer on a surface of the barrier layer, wherein the buffer layer comprises tungsten;
forming a conductive electrode layer on a surface of the buffer layer to completely fill a remainder of the opening, wherein a material of the buffer layer is different from a material of the conductive electrode; and
performing a planarization process upon the second surface of the substrate by using the buffer layer as a stop layer, so a portion of the buffer layer covers a surface of the conductive electrode at a side of the second surface and said portion is leveled with the second surface.
2. The TSV according to
3. The TSV according to
4. The TSV according to
5. The TSV according to
7. The method of forming a TSV according to
8. The method of forming a TSV according to
9. The method of forming a TSV according to
10. The method of forming a TSV according to
|
This application is a continuation application of U.S. patent application Ser. No. 13/335,948 filed Dec. 23, 2011, which is herein incorporated by reference in its entirety.
1. Field of the Invention
The present invention relates to a through silicon via (TSV) and a method of forming the same, and more particularly, to a TSV having a buffer layer and a method of forming the same.
2. Description of the Prior Art
In the modern society, the micro-processor systems comprising integrated circuits (IC) are ubiquitous devices, being utilized in diverse fields such as automatic control electronics, mobile communication devices and personal computers. With the development of technology and the increase of original applications for electronical products, the IC devices are becoming smaller, more delicate and more diversified.
As well known in the art, an IC device is produced from dies that are fabricated by conventional semiconductor manufacturing processes. The process for manufacturing a die starts with a wafer: first, different regions are marked on the wafer; secondly, conventional semiconductor manufacture processes such as deposition, photolithography, etching or planarization are used to form the needed circuit trace(s); then, each region of the wafer is separated to form a die, and packaged to form a chip; finally, the chip is attached onto a board, a printed circuit board (PCB), for example, and the chip is electrically coupled to the pins on the PCB. Thus, each function on the chip can be performed.
In order to evaluate the functions and the efficiency of the chip and increase the capacitance density to accommodate more IC components in a limited space, many semiconductor package technologies built up each die and/or chip by stacking, for example, Flip-Chip technology, Multi-chip Package (MCP) technology, Package on Package (PoP) technology and Package in Package (PiP) technology. Besides these technologies, a “Through Silicon Via (TSV)” technique has been developed in recent years. TSV can improve the interconnections between chips in the package so as to increase the package efficiency. However, since TSV is usually made of copper, which coefficient of thermal expansion (CTE) and the tensile modulus are very different from those of the silicon substrate, a lot of problems arise.
The present invention therefore provides a TSV having a buffer layer that has a buffer environment between the conductive electrode and the substrate.
According to one embodiment, the present invention provides a TSV disposed in a substrate having a via opening penetrating through a first surface and a second surface of the substrate. The TSV includes an insulation layer, a barrier layer, a buffer layer and a conductive electrode. The insulation layer is disposed on a surface of the via opening. The barrier layer is disposed on a surface of the insulation layer. The buffer layer is disposed on a surface of the barrier layer. The conductive electrode is disposed on a surface of the buffer layer and a remainder of the via opening is completely filled with the conductive electrode. A portion of the buffer layer further covers a surface of the conductive electrode at a side of the second surface and said portion is level with the second surface.
According to another embodiment, the present invention provides a method of forming a TSV. A substrate is provided. The substrate includes a first surface and a second surface opposite to the first surface. Then, an opening is formed on the first surface of the substrate. An insulation layer is formed on a surface of the opening and a barrier layer is formed on a surface of the insulation layer. A buffer layer is formed on a surface of the barrier layer, and a conductive electrode is formed on the barrier layer to completely fill a remainder of the opening. Lastly, performing a planarization process upon the second surface of the substrate by using the buffer layer as a stop layer, so a portion of the buffer layer covers a surface of the conductive electrode at a side of the second surface and said portion is level with the second surface.
According to another embodiment, the present invention provides another method of forming a TSV. First, a substrate is provided. The substrate has a first surface and a second surface opposite to the first surface. Then, a dielectric layer is formed on the first surface of the substrate and an opening is formed in the dielectric layer and the substrate. Next, an insulation layer is formed on the surface of the opening and a contact hole is formed in the insulation layer and the dielectric layer. Subsequently, a buffer layer is formed on the substrate, wherein the buffer layer completely fills the contact hole and covers the surface of the insulation layer in the hole, such that the buffer layer in the contact hole becomes a contact via. Next, a conductive electrode layer is formed on the surface of the buffer layer to completely fill with the opening. Lastly, a planarization process is performed upon the second surface of the substrate to expose the buffer layer.
In the present invention, since the TSV includes a barrier layer and a buffer layer, an outstanding buffer environment and a high conductivity can be provided to the conductive electrode.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
To provide a better understanding of the presented invention, preferred embodiments will be described in detail. The preferred embodiments of the present invention are illustrated in the accompanying drawings with numbered elements.
Please refer to
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
It should be noted that, the above-mentioned description uses the front side via-last process as an example. That is, after the front-end-of-line (FEOL) and the back-end-of-line (BEOL) processes, the opening 306 is formed through an etching process or a laser process, and the insulation layer 308, the barrier layer 310, the buffer layer 312 and the conductive electrode 316 are then sequentially formed. Subsequently, a planarization process is carried out and the RDL 318 and the bumper 320 are formed to electrically connect to the conductive electrode 316. Besides, in another embodiment, the present invention can be formed through a via middle process, which is performed between the FEOL and the BEOL processes, so that the RDL 318 and the bumper 320 can be omitted. That is, after forming the TSV 322, the BEOL process is performed to form the metal interconnection system and the contact pads which are electrically connected to the TSV to provide pathways for signal input/output. In another embodiment, the present invention can also be formed through a backside via-last process.
Please refer to
In the present invention, since the buffer layer 312 composed of tungsten is disposed between the conductive electrode 316 and the substrate 300, a lot of advantages can be obtained. For example, the CTE of the silicon is about 2.3 ppm/K, the CTE of the tungsten is about 4.4 ppm/K, and the CTE of the copper is about 17 ppm/K. When placing the buffer layer 312 composed of tungsten between the conductive electrode 316 composed of copper and the substrate 300 composed of silicon, the buffer layer 312 can provide a buffer environment for the conductive electrode 316, and the problem of silicon cracks due to the great difference in CTE in conventional arts can be prevented. Besides, the Young's Modulus of silicon is about 130 GPa, the Young's Modulus of tungsten is about 400 GPa, and the Young's Modulus of copper is about 110 GPa. The buffer layer 312 composed of tungsten having a higher Young's Modulus can therefore provide physical protection to the conductive electrode 316. Furthermore, since the buffer layer 312 is disposed on a surface of the conductive electrode 316 at the side of the second surface 304, it can also prevent the contamination of the copper from the substrate 300. It is worth noting that the present embodiment shows that the conductive electrode 316 is made of copper while the buffer layer 312 is made of tungsten. However, to one of ordinary skills in the art, the buffer layer 312 can be of other materials that can be matched with the conductive electrode 316 and the substrate 300, and can be adjusted according to the materials of the conductive electrode 316 and the substrate 300.
In addition, the TSV 322 in the present invention also provides a barrier layer 310 to increase the adhesiveness between the insulation layer 308, the buffer layer 312 and the conductive electrode 316. Since the barrier layer 310 includes Ti/TiN which has a Young's Modulus of about 115 GPa, it is unable to provide the buffer function when being used alone without the buffer layer 312. In another aspect, when increasing the thickness of the buffer layer 312, the conductivity of the TSV 322 will be reduced. Thus, the present invention provides the TSV 322 structure containing both the buffer layer 312 and the barrier layer 310, which provides good buffer environment for the conductive electrode 316 and also improves the conductivity thereof. In one preferred embodiment of the present invention, a ratio of the thickness of the buffer layer 312 and the thickness of the conductive electrode 316 is substantially greater than 0.001, preferably between 0.01 and 1, and a ratio of the thickness of the barrier layer 310 and the thickness of the conductive electrode 316 is substantially between 0.001 and 0.01.
In another embodiment, when the TSV is formed in a via middle process, it can be formed simultaneously with contact via. Please refer to
As shown in
As shown in
As shown in
As shown in
As shown in
In conventional arts, it is known that the contact via and the TSV are formed separately. Additional planarization stop layer and additional barrier layer such as Ti/TiN layer are required in conventional TSV forming methods. Therefore, in the present embodiment, it is one salient feature that the buffer layer 412 including tungsten is utilized to simultaneously form the contact via 411 and the buffer material in the TSV. Consequently, the forming method can be streamlined comparing to conventional arts. Moreover, since the buffer layer 412 can provide the barrier function between the conductive electrode layer 414 and the insulation layer 408, no additional barrier layer is required in the present embodiment. On the other hand, the planarization process upon the first surface 402 of the substrate 400 utilizes the insulation layer 408 as the stop layer, which is able to provide a good planarization stop function. It is recognized that the method of simultaneously forming the TSV and the contact via can provide a relatively simple steps and can improve the yields.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Huang, Kuo-Hsiung, Chiou, Chun-Mao, Chen, Hsin-Yu, Tsai, Yu-Han, Yang, Ching-Li, Cheng, Home-Been
Patent | Priority | Assignee | Title |
10062762, | Dec 23 2014 | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | Semiconductor devices having low contact resistance and low current leakage |
10087072, | May 04 2016 | United Microelectronics Corp. | Microelectromechanical system structure including thermal stability layer whose material has higher growth temperature, and method for fabricating the same |
10793426, | May 04 2016 | United Microelectronics Corp. | Microelectromechanical system structure and method for fabricating the same |
Patent | Priority | Assignee | Title |
3150299, | |||
3256465, | |||
3323198, | |||
3343256, | |||
3372070, | |||
3462650, | |||
3648131, | |||
4394712, | Mar 18 1981 | Intersil Corporation | Alignment-enhancing feed-through conductors for stackable silicon-on-sapphire wafers |
4395302, | Dec 10 1981 | Enthone Incorporated | Metal dissolution process using H2 O2 --H2 SO4 etchant |
4616247, | Nov 10 1983 | AT&T Bell Laboratories | P-I-N and avalanche photodiodes |
4773972, | Oct 30 1986 | MICHIGAN, UNIVERISTY OF | Method of making silicon capacitive pressure sensor with glass layer between silicon wafers |
4939568, | Mar 20 1986 | Fujitsu Limited | Three-dimensional integrated circuit and manufacturing method thereof |
5214000, | Dec 19 1991 | TYCO ELECTRONICS CORPORATION, A CORPORATION OF PENNSYLVANIA | Thermal transfer posts for high density multichip substrates and formation method |
5229647, | Mar 27 1991 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | High density data storage using stacked wafers |
5286926, | Apr 16 1991 | NGK SPARK PLUG CO , LTD | Integrated circuit package and process for producing same |
5372969, | Dec 31 1991 | TEXAS INSTRUMENTS INCORPORATED, A CORP OF DE | Low-RC multi-level interconnect technology for high-performance integrated circuits |
5399898, | Jul 17 1992 | Bell Semiconductor, LLC | Multi-chip semiconductor arrangements using flip chip dies |
5463246, | Dec 29 1988 | Sharp Kabushiki Kaisha | Large scale high density semiconductor apparatus |
5484073, | Mar 28 1994 | I/O Sensors, Inc. | Method for fabricating suspension members for micromachined sensors |
5502333, | Mar 30 1994 | GLOBALFOUNDRIES Inc | Semiconductor stack structures and fabrication/sparing methods utilizing programmable spare circuit |
5627106, | May 06 1994 | United Microelectronics Corporation | Trench method for three dimensional chip connecting during IC fabrication |
5793115, | Sep 30 1993 | ALANZOR RESEARCH A B LLC | Three dimensional processor using transferred thin film circuits |
5977640, | Jun 26 1998 | International Business Machines Corporation | Highly integrated chip-on-chip packaging |
6018196, | Nov 08 1996 | W L GORE & ASSOCIATES, INC | Semiconductor flip chip package |
6143616, | Aug 22 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming coaxial integrated circuitry interconnect lines |
6274937, | Feb 01 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Silicon multi-chip module packaging with integrated passive components and method of making |
6309956, | Sep 30 1997 | Intel Corporation | Fabricating low K dielectric interconnect systems by using dummy structures to enhance process |
6391777, | May 02 2001 | Taiwan Semiconductor Manufacturing Company | Two-stage Cu anneal to improve Cu damascene process |
6407002, | Aug 10 2000 | Taiwan Semiconductor Manufacturing Company | Partial resist free approach in contact etch to improve W-filling |
6440640, | Dec 01 1998 | GLOBALFOUNDRIES Inc | Thin resist with transition metal hard mask for via etch application |
6483147, | Oct 25 1999 | GLOBALFOUNDRIES Inc | Through wafer backside contact to improve SOI heat dissipation |
6525419, | Feb 14 2002 | Intel Corporation | Thermally coupling electrically decoupling cooling device for integrated circuits |
6548891, | Oct 24 2000 | Shinko Electric Industries Co., Ltd. | Semiconductor device and production process thereof |
6551857, | Apr 04 1997 | Elm Technology Corporation; ELM 3DS INNOVATONS, LLC | Three dimensional structure integrated circuits |
6627985, | Dec 05 2001 | ARBOR GLOBAL STRATEGIES, LLC | Reconfigurable processor module comprising hybrid stacked integrated circuit die elements |
6633083, | Feb 28 2000 | Advanced Micro Devices Inc. | Barrier layer integrity test |
6746936, | Dec 09 2002 | KEY FOUNDRY CO , LTD | Method for forming isolation film for semiconductor devices |
6778275, | Feb 20 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Aberration mark and method for estimating overlay error and optical aberrations |
6800930, | Jul 31 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor dice having back side redistribution layer accessed using through-silicon vias, and assemblies |
6812193, | Aug 31 2001 | CMC MATERIALS, INC | Slurry for mechanical polishing (CMP) of metals and use thereof |
6831013, | Nov 13 2001 | United Microelectronics Corp. | Method of forming a dual damascene via by using a metal hard mask layer |
6897148, | Apr 09 2003 | Invensas Corporation | Electroplating and electroless plating of conductive materials into openings, and structures obtained thereby |
6924551, | May 28 2003 | Intel Corporation | Through silicon via, folded flex microelectronic package |
6930048, | Sep 18 2002 | Lam Research Corporation | Etching a metal hard mask for an integrated circuit structure |
7034401, | Dec 17 2003 | Invensas Corporation | Packaging substrates for integrated circuits and soldering methods |
7052937, | Jul 28 1999 | International Business Machines Corporation | Method and structure for providing improved thermal conduction for silicon semiconductor devices |
7075133, | May 03 2004 | National Semiconductor Corporation | Semiconductor die with heat and electrical pipes |
7098070, | Nov 16 2004 | GLOBALFOUNDRIES U S INC | Device and method for fabricating double-sided SOI wafer scale package with through via connections |
7111149, | Jul 07 2003 | Intel Corporation | Method and apparatus for generating a device ID for stacked devices |
7166913, | Apr 19 2005 | GLOBALFOUNDRIES U S INC | Heat dissipation for heat generating element of semiconductor device and related method |
7222420, | Jul 27 2000 | Fujitsu Limited | Method for making a front and back conductive substrate |
7282951, | Dec 05 2001 | ARBOR GLOBAL STRATEGIES, LLC | Reconfigurable processor module comprising hybrid stacked integrated circuit die elements |
7323785, | Mar 17 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor device |
7338896, | Dec 17 2004 | INTERUNIVERSITAIR MICROELEKTRONICA CENTRUM IMEC | Formation of deep via airgaps for three dimensional wafer to wafer interconnect |
7402515, | Jun 28 2005 | Intel Corporation | Method of forming through-silicon vias with stress buffer collars and resulting devices |
7432592, | Oct 13 2005 | Intel Corporation | Integrated micro-channels for 3D through silicon architectures |
7531415, | Nov 30 2000 | Texas Instruments Incorporated | Multilayered CMP stop for flat planarization |
7541677, | Mar 31 2004 | Renesas Electronics Corporation | Semiconductor device comprising through-electrode interconnect |
7732926, | Dec 12 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor device having a through electrode with a low resistance and method of manufacturing the same |
7846837, | Oct 09 2008 | United Microelectronics Corp. | Through substrate via process |
20010038972, | |||
20040080041, | |||
20040188817, | |||
20040203224, | |||
20050112997, | |||
20050136635, | |||
20050205991, | |||
20060035146, | |||
20060042834, | |||
20070020863, | |||
20070117348, | |||
20070126085, | |||
20070190692, | |||
20080073747, | |||
20080108193, | |||
20080286899, | |||
20090127667, | |||
20090134498, | |||
20090180257, | |||
20090224405, | |||
20090280643, | |||
20100001379, | |||
20100130002, | |||
20100140749, | |||
20100140772, | |||
20100178761, | |||
20100244247, | |||
20100323478, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 21 2011 | HUANG, KUO-HSIUNG | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030844 | /0299 | |
Dec 21 2011 | CHIOU, CHUN-MAO | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030844 | /0299 | |
Dec 21 2011 | CHEN, HSIN-YU | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030844 | /0299 | |
Dec 21 2011 | TSAI, YU-HAN | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030844 | /0299 | |
Dec 21 2011 | YANG, CHING-LI | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030844 | /0299 | |
Dec 21 2011 | CHENG, HOME-BEEN | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030844 | /0299 | |
Jul 22 2013 | United Microelectronics Corp. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Feb 08 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Feb 08 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 23 2017 | 4 years fee payment window open |
Mar 23 2018 | 6 months grace period start (w surcharge) |
Sep 23 2018 | patent expiry (for year 4) |
Sep 23 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 23 2021 | 8 years fee payment window open |
Mar 23 2022 | 6 months grace period start (w surcharge) |
Sep 23 2022 | patent expiry (for year 8) |
Sep 23 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 23 2025 | 12 years fee payment window open |
Mar 23 2026 | 6 months grace period start (w surcharge) |
Sep 23 2026 | patent expiry (for year 12) |
Sep 23 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |