An electrostatic discharge (ESD) protection device is fabricated in a vertical space between active layers of stacked semiconductor dies thereby utilizing space that would otherwise be used only for communication purposes. The vertical surface area of the through silicon vias (TSVs) is used for absorbing large voltages resulting from ESD events. In one embodiment, an ESD diode is created in a vertical TSV between active layers of the semiconductor dies of a stacked device. This ESD diode can be shared by circuitry on both semiconductor dies of the stack thereby saving space and reducing die area required by ESD protection circuitry.
|
18. A semiconductor device comprising:
at least one active circuit within at least one via in a semiconductor substrate of a first semiconductor die, the at least one via disposed between and electrically coupled to an active layer of a second semiconductor die adjacent to the semiconductor substrate of the first semiconductor die and to an active layer of the first semiconductor die.
1. A semiconductor device comprising:
a first semiconductor die comprising a semiconductor substrate and an active layer;
a second semiconductor die comprising a semiconductor substrate and an active layer, the first and second semiconductor dies electrically coupled such that the semiconductor substrate of the first semiconductor die is adjacent to the active layer of the second semiconductor die; and
at least one active circuit within at least one via constructed in the semiconductor substrate of the first semiconductor die, the at least one via disposed between and electrically coupled to the active layer of the second semiconductor die and to the active layer of the first semiconductor die.
14. A stacked semiconductor device comprising:
a first semiconductor die comprising a semiconductor substrate and an active layer;
a second semiconductor die comprising a semiconductor substrate and an active layer, the first and second semiconductor dies electrically coupled such that the semiconductor substrate of the first semiconductor die is adjacent to the active layer of the second semiconductor die; and
means for discharging voltage within at least one via constructed in the semiconductor substrate of the first semiconductor die, the at least one via disposed between and electrically coupled to the active layer of the second semiconductor die and to the active layer of the first semiconductor die.
10. A method for constructing a semiconductor device, the method comprising:
providing a first semiconductor die comprising a semiconductor substrate and an active layer, the semiconductor substrate of the first semiconductor die having at least one through substrate via comprising at least one active circuit;
providing a second semiconductor die comprising a semiconductor substrate and an active layer;
coupling the first semiconductor die with the second semiconductor die such that the semiconductor substrate of the first semiconductor die is adjacent to the active layer of the second semiconductor die, the at least one through substrate via extending between and electrically coupling the active layer of the second semiconductor die to the active layer of the first semiconductor die; and
coupling circuitry fabricated in the first semiconductor die to the at least one active circuit.
2. The semiconductor device of
3. The semiconductor device of
4. The semiconductor device of
circuitry fabricated in the second semiconductor die coupled to the at least one active circuit.
6. The semiconductor device of
circuitry fabricated in the first semiconductor die coupled to the at least one active circuit.
7. The semiconductor device of
8. The semiconductor device of
9. The semiconductor device of
11. The method of
13. The method of
coupling circuitry fabricated in the second semiconductor die to the at least one active circuit.
16. The device of
17. The semiconductor device of
|
This application is a continuation of co-pending U.S. patent application Ser. No. 12/206,914 filed Sep. 9, 2008, entitled “SYSTEMS AND METHODS FOR ENABLING ESD PROTECTION ON 3-D STACKED DEVICES.”
This disclosure relates generally to electrostatic discharge (ESD) protection for semiconductor devices, and more particularly, to systems and methods for enabling ESD protection in 3-D stacked semiconductor devices.
In through silicon stacking (TSS), silicon chips are stacked to form 3-D electronic devices. In such devices, interconnects between the chips are constructed. These interconnects often include through silicon vias (TSVs).
Each circuit on each of the stacked chips requires ESD protection on the circuit's I/O ports. Unfortunately, ESD protection circuitry has a relatively large footprint on the silicon. When existing circuitry is split among multiple chips of a 3-D device, the circuits (and their respective ESD protection) may be separated. Consequently, ESD protection is provided on each chip to protect each portion of the circuit split amongst different chips. As a result, the ESD protection circuitry requires even more space on the 3-D stacked chips.
ESD protection circuitry is constructed in the vertical space (for example, through silicon vias (TSVs)) between active layers on different chips of 3-D stacked devices thereby utilizing space that would otherwise be used only for communication purposes. The vertical surface area of the through silicon vias absorbs large ESD events.
In one embodiment, a semiconductor die includes at least one active circuit within at least one via constructed in a substrate.
In another embodiment, an ESD protection diode is created in the vertical dimension between active layers of stacked dies. This ESD protection diode can be shared by circuitry on both semiconductor dies of the stack thereby saving space and reducing the chip area required by ESD protection circuitry.
In yet another embodiment, a semiconductor die is constructed having at least one through silicon via (TSV). The TSV contains at least one active circuit. The semiconductor die is stacked in a parallel combination with a second semiconductor die, and the TSV is positioned vertically between active layers of the stacked dies.
In yet another embodiment, a method for constructing electrostatic discharge (ESD) protection circuitry includes arranging a stacked semiconductor device such that through silicon vias (TSVs) from one semiconductor die of the device are coupled to an adjacent semiconductor die. Using this arrangement, I/O pads from at least one of the semiconductor dies can be coupled to electrostatic discharge (ESD) protection circuitry constructed at least partially within at least one of the TSVs.
In still another embodiment, a stacked semiconductor device includes first and second semiconductor dies positioned in parallel relationship to each other. The device also includes means for coupling active layers of the positioned dies. The coupling means includes active elements.
The foregoing has outlined rather broadly the features and technical advantages of the present invention in order that the detailed description that follows may be better understood. Additional features and advantages of the invention will be described hereinafter which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and specific embodiments disclosed may be readily utilized as a basis for modifying or designing other structures for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims. The novel features which are believed to be characteristic of the invention, both as to its organization and method of operation, together with further objects and advantages will be better understood from the following description when considered in connection with the accompanying figures. It is to be expressly understood, however, that each of the figures is provided for the purpose of illustration and description only and is not intended as a definition of the limits of the present invention.
For a more complete understanding of the present invention, reference is now made to the following descriptions taken in conjunction with the accompanying drawings.
Through silicon vias (TSVs) 23 are constructed in the backing layer 22-1 between the active surfaces 21-2, 22-2 of the dies 21, 22 to carry inter-die communication, as desired. One or more of these vias 23 are constructed as a vertical ESD protection device, such as device 200, having one or more diodes. In this context, vertical means perpendicular to the plane of the dies the ESD protection device 200 is designed to protect. The vertical ESD protection device 200 can be constructed fully on one chip, or partially on each chip of two adjacent stacked chips. Also, the vertical device 200 need not be exactly perpendicular to the longitudinal area of the chips 21, 22 but could be slanted, or even partially parallel to the stacked chips 21, 22 in the area.
The thickness of the silicon forming these diodes 201, 202, in one embodiment, is between 20 and 100 micro-meters, thereby making the diodes 201, 202 relatively large, and able to withstand the voltages of electrostatic discharge (ESD) events. The effective diode area is increased by using the surface area around the circumference of the via, which may be substantially cylindrically shaped, in one embodiment. In other words, using 3-D construction, rather than standard 2-D diode construction increases the overall active area while using the same amount of chip ‘real estate’. Note that when the dies 21, 22 are stacked, as shown in
Normal circuitry of an active layer 31 can then be fabricated in a well known manner. An oxide deposition (not shown) insulates the fabricated circuitry. Contacts 301, 302, 303 and 304 can then be formed so the diodes are accessible. These contacts can be formed in many ways and if desired can be wires, pads or combinations thereof. For example, the pads 302, 303 can be I/O pads, the contact 301 can couple to Vdd and the contact 304 can couple to Vss, as seen in
According to an embodiment, the area of the PN or NP diodes is sufficient to safely handle (dissipate) electrostatic discharges. These discharges can be on the order of 100 volts to several thousand volts.
Referring to
Note that the processes illustrated are typical processes in semiconductor fabrication and any well-known technique can be used to form the ESD protection device in a vertical direction between active layers of a semiconductor device. Also note that while the discussion herein has focused on ESD protection devices being constructed in the vias, other device types can also be so constructed. Power management devices and circuitry are but one of the types of devices that can be constructed using the teachings of this disclosure. Further note that in some situations a portion of the active device can be constructed on the die in which the via is constructed.
Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Gu, Shiqun, Kaskoun, Kenneth, Nowak, Matthew
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
3576549, | |||
5703747, | Feb 22 1995 | GLOBALFOUNDRIES Inc | Multichip semiconductor structures with interchip electrostatic discharge protection, and fabrication methods therefore |
5807791, | Feb 22 1995 | GLOBALFOUNDRIES Inc | Methods for fabricating multichip semiconductor structures with consolidated circuitry and programmable ESD protection for input/output nodes |
6180426, | Mar 01 1999 | Qualcomm Incorporated | High performance sub-system design and assembly |
7061066, | Oct 17 2001 | Semiconductor Components Industries, LLC | Schottky diode using charge balance structure |
20020115220, | |||
20020115260, | |||
20030089979, | |||
20030232488, | |||
20040256690, | |||
20060001174, | |||
20070029646, | |||
20100059869, | |||
CN1909230, | |||
EP1199750, | |||
JP2004526321, | |||
JP2007115896, | |||
JP2007200985, | |||
RU99116320, | |||
WO2078087, | |||
WO9828792, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 04 2008 | KASKOUN, KENNETH | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 027247 | /0472 | |
Sep 04 2008 | GU, SHIQUN | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 027247 | /0472 | |
Sep 04 2008 | NOWAK, MATTHEW | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 027247 | /0472 | |
Nov 17 2011 | Qualcomm Incorporated | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Feb 14 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Feb 09 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 30 2017 | 4 years fee payment window open |
Mar 30 2018 | 6 months grace period start (w surcharge) |
Sep 30 2018 | patent expiry (for year 4) |
Sep 30 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 30 2021 | 8 years fee payment window open |
Mar 30 2022 | 6 months grace period start (w surcharge) |
Sep 30 2022 | patent expiry (for year 8) |
Sep 30 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 30 2025 | 12 years fee payment window open |
Mar 30 2026 | 6 months grace period start (w surcharge) |
Sep 30 2026 | patent expiry (for year 12) |
Sep 30 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |